The investigation of 1.0 nm high-quality oxynitride gate dielectric was grown by rapid thermal process
碩士 === 國立交通大學 === 電子工程系 === 91 === When the gate oxide thickness downs to 1.0 nm regime, the direct-tunneling current becomes main key issue for high-performance CMOS beyond 0.1μm. In my research work, we have developed high-quality silicon oxynitride (SiON) with physical thickness 1.0 nm...
Main Authors: | Chu-Feng Chen, 陳巨峰 |
---|---|
Other Authors: | Kow-Ming Chang |
Format: | Others |
Language: | zh-TW |
Published: |
2003
|
Online Access: | http://ndltd.ncl.edu.tw/handle/52171899853973658131 |
Similar Items
-
Study of Thin Oxynitride Gate Dielectric
by: Y. C. Liao, et al.
Published: (2000) -
The Investigation and Application of Advanced Oxynitride and Novel Stack Gate Dielectrics
by: Yang Wen-Chih, et al.
Published: (2004) -
The Study of Cerium-based Gate Dielectrics, Hafnium-based Gate Dielectrics, and Interpoly oxynitride
by: KUO CHENG CHIANG., et al.
Published: (2004) -
A Study on the Reliability of Ultrathin Oxynitride Gate Dielectrics
by: 歐士傑
Published: (2004) -
Rapid synthesis of dielectric tantalum-based oxynitrides
by: Duan Li, et al.
Published: (2020-02-01)