Reliability of VLSI-Level Chips, Active Devices under CMOS I/O Pads, and Autonomous Design of Technology Intellectual Property
博士 === 國立交通大學 === 電子工程系 === 91 === This dissertation presents the modeling and characterization of reliability of the large-die-size VLSI-level chip in two different back-end CMOS technologies, generic 0.18 $\mu m$ six-level AlCu-hydrosilsesquioxane (HSQ) and specifi...
Main Authors: | Kuo-Yu Chou, 周國裕 |
---|---|
Other Authors: | Ming-Jer Chen |
Format: | Others |
Language: | en_US |
Published: |
2002
|
Online Access: | http://ndltd.ncl.edu.tw/handle/14781603578601567337 |
Similar Items
-
High-Frequency CMOS VLSI Chip Testability and on-Chip Interconnect Modeling
by: Shultz, Evan Ross
Published: (2005) -
Modeling of Silicon-on-Insulator (SOI) CMOS VLSI Devices
by: Su Ke-Wei, et al.
Published: (1998) -
Compact Modeling of SOI and Bulk CMOS VLSI Devices
by: Shih-Chia Lin, et al.
Published: (2001) -
DESIGN AND ANALYSIS OF A 32X32-BIT DATABASE FILTER CHIP BASED ON A CMOS COMPATIBLE PHOTONIC VLSI DEVICE TECHNOLOGY
by: TANG, JIANJING
Published: (2003) -
Maximal Power Estimation for CMOS Combinational and Sequential Circuits in VLSI Chip Design
by: Chen, Wang-Jin, et al.
Published: (1998)