Design and Application of Delay-Locked Loop
碩士 === 國立臺灣科技大學 === 電子工程系 === 90 === With the rapid advances in semiconductor technologies, modern digital system operated at several hundred megahertz have been successfully developed. The clock-skew problem has also becomes one of the bottlenecks for high-performace system. Delay-locked...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | zh-TW |
Published: |
2002
|
Online Access: | http://ndltd.ncl.edu.tw/handle/94975998325650320235 |
id |
ndltd-TW-090NTUST428073 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-090NTUST4280732015-10-13T14:41:23Z http://ndltd.ncl.edu.tw/handle/94975998325650320235 Design and Application of Delay-Locked Loop 延遲鎖定迴路的設計與應用 CHOU YEN YNN 周彥云 碩士 國立臺灣科技大學 電子工程系 90 With the rapid advances in semiconductor technologies, modern digital system operated at several hundred megahertz have been successfully developed. The clock-skew problem has also becomes one of the bottlenecks for high-performace system. Delay-locked loop(DLL) have been widely adopted to solve the clock-skew problem. This thesis is mainly dedicated to discuss the design and application of CMOS DLL. In this thesis, several architecture of delay locked loop are introduced.A binary search algorithm delay locked loop is present to realize a fast-lock buffer by 0.35μm CMOS process. This DLL uses a binary search method to insert an optimum delay between input clock and output clock for compensating the skew by process, voltage, temperature and length of transmission line. And because of a triple-modulus frequency divider, this DLL can select optimum lock time depend on feedback response. From simulation result, we have demonstrated that the lock time of SARDLL is within 30 clock cycles at 100-MHz input clcok. The power dissipation is 32mW at a 2-V supply voltage while rms jitter is 13.6ps. 陳凰美 2002 學位論文 ; thesis 55 zh-TW |
collection |
NDLTD |
language |
zh-TW |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立臺灣科技大學 === 電子工程系 === 90 === With the rapid advances in semiconductor technologies, modern digital system operated at several hundred megahertz have been successfully developed. The clock-skew problem has also becomes one of the bottlenecks for high-performace system. Delay-locked loop(DLL) have been widely adopted to solve the clock-skew problem. This thesis is mainly dedicated to discuss the design and application of CMOS DLL.
In this thesis, several architecture of delay locked loop are introduced.A binary search algorithm delay locked loop is present to realize a fast-lock buffer by 0.35μm CMOS process. This DLL uses a binary search method to insert an optimum delay between input clock and output clock for compensating the skew by process, voltage, temperature and length of transmission line. And because of a triple-modulus frequency divider, this DLL can select optimum lock time depend on feedback response. From simulation result, we have demonstrated that the lock time of SARDLL is within 30 clock cycles at 100-MHz input clcok. The power dissipation is 32mW at a 2-V supply voltage while rms jitter is 13.6ps.
|
author2 |
陳凰美 |
author_facet |
陳凰美 CHOU YEN YNN 周彥云 |
author |
CHOU YEN YNN 周彥云 |
spellingShingle |
CHOU YEN YNN 周彥云 Design and Application of Delay-Locked Loop |
author_sort |
CHOU YEN YNN |
title |
Design and Application of Delay-Locked Loop |
title_short |
Design and Application of Delay-Locked Loop |
title_full |
Design and Application of Delay-Locked Loop |
title_fullStr |
Design and Application of Delay-Locked Loop |
title_full_unstemmed |
Design and Application of Delay-Locked Loop |
title_sort |
design and application of delay-locked loop |
publishDate |
2002 |
url |
http://ndltd.ncl.edu.tw/handle/94975998325650320235 |
work_keys_str_mv |
AT chouyenynn designandapplicationofdelaylockedloop AT zhōuyànyún designandapplicationofdelaylockedloop AT chouyenynn yánchísuǒdìnghuílùdeshèjìyǔyīngyòng AT zhōuyànyún yánchísuǒdìnghuílùdeshèjìyǔyīngyòng |
_version_ |
1717756356492001280 |