IC Design and Implementation of 6-T SRAM Cell Using Dual Threshold Voltage Transistors and Low Power Quenchersand Programmable PLL-Based Frequency Multiplier
碩士 === 國立中山大學 === 電機工程學系研究所 === 90 === Two different topics associated with their respective applications are proposed in this thesis. The first topic is the implementation of a 6-T SRAM cell using dual threshold voltage transistors and low power quenchers. We proposed a SRAM cell with dual thresh...
Main Authors: | Kuo-Long Chen, 陳國龍 |
---|---|
Other Authors: | Chua-Chin Wang |
Format: | Others |
Language: | zh-TW |
Published: |
2002
|
Online Access: | http://ndltd.ncl.edu.tw/handle/89494193879693845384 |
Similar Items
-
Dual Threshold Voltage SRAM & BIST Comparators
by: Po-Ming Lee, et al.
Published: (2004) -
A CMOS SRAM Using Dynamic Threshold Voltage Wordline Transistors
by: Tian-Hau Chen, et al.
Published: (2003) -
Synchronous/Asynchronous 4-T SRAM Using Dual Threshold Voltage
by: Hon-Yuan Leo, et al.
Published: (2002) -
An investigation of transistors as voltage multipliers
by: Iverson, Robert G., et al.
Published: (2012) -
Dual threshold voltage organic thin-film transistor technology
by: Nausieda, Ivan A., et al.
Published: (2012)