The Fast Lock ADDLL System Uses Asynchronous Time Mapping Tracking (ATMT)
碩士 === 國立交通大學 === 電機與控制工程系 === 90 === Clock skew is an increasing concern for high speed circuit designing. This paper describes a simple concept for realizing a fast all digital delay locked loop (ADDLL) circuit that operates at high frequency between 300Mhz and 800MHz and with fast lock...
Main Authors: | Pi-Lin Lo, 羅丕霖 |
---|---|
Other Authors: | Jin-Chern Chiou |
Format: | Others |
Language: | zh-TW |
Published: |
2002
|
Online Access: | http://ndltd.ncl.edu.tw/handle/00873638561030171885 |
Similar Items
-
Parameterized Cell-Based All-Digital Delay-Locked-Loop (ADDLL) Architecture and Its Compiler to Support Easy Process Migration
by: Huang, Pei Ching, et al.
Published: (2016) -
DESIGN AND IMPLEMENTATION OF A 1.8-V 500-MHZ CMOS ADDLL
by: Yi-Ming Wang, et al.
Published: (2001) -
A Similar Secretome Disturbance as a Hallmark of Non-pathogenic Botrytis cinerea ATMT-Mutants?
by: Amélie de Vallée, et al.
Published: (2019-12-01) -
Design of Delay-Locked Loop with Fast-Lock and Wide-Range Operation
by: Yu-Lung Lo, et al.
Published: (2003) -
Design of A Fast Lock-In All-Digital Phase-Locked Loop in 40-nm CMOS Technology
by: Chi-Kuang Lo, et al.
Published: (2015)