The Research of Low-Voltage Fully Differential CMOS High-Speed Sample-and-Hold Circuit
碩士 === 國立雲林科技大學 === 電子與資訊工程研究所碩士班 === 89 === A new technique for realizing a low-voltage fully differential CMOS high-speed sample-and-hold (S/H) circuit is presented. The fully differential design relaxes the trade-off between sampling speed and the sampling precision. The design consideration of t...
Main Authors: | Kai-Ren Hsiao, 蕭凱仁 |
---|---|
Other Authors: | Tsung-Sum Lee |
Format: | Others |
Language: | zh-TW |
Published: |
2001
|
Online Access: | http://ndltd.ncl.edu.tw/handle/53486022499442607311 |
Similar Items
-
The Research of Very-High-Speed Fully Differential CMOS Sample-and-Hold Circuit with Low Hold Pedestal
by: Chih-Chieh Ho, et al.
Published: (2006) -
The research of very-high-speed fully differential CMOS sample-and-hold circuit
by: Jian-Ting Zhan, et al.
Published: (2005) -
The research of MOSFET-only high-speed fully differential CMOS sample-and-hold circuit
by: Hong-Wen Huang, et al.
Published: (2009) -
The design of CMOS high-speed fully differential MOSFET-only sample-and-hold circuit
by: Jia-Hung Ma, et al.
Published: (2009) -
Design of Low-Voltage Current-Mode CMOS Sample-and-Hold Circuits
by: T. S. Chen, et al.
Published: (2001)