A CAD Tool for System-on-a-Chip Design Based on Self-timed Technology
碩士 === 大同大學 === 資訊工程研究所 === 89 === Because of the advance of VLSI technology, the number of transistors in a single chip increases exponentially. A single chip now may contain sub-billion transistors and thus can hold the whole system inside. Since traditional CAD tools cannot effectively...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | en_US |
Published: |
2001
|
Online Access: | http://ndltd.ncl.edu.tw/handle/99500295622246331741 |
id |
ndltd-TW-089TTU00392003 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-089TTU003920032015-10-13T12:14:42Z http://ndltd.ncl.edu.tw/handle/99500295622246331741 A CAD Tool for System-on-a-Chip Design Based on Self-timed Technology 以自時系統為基礎之電腦輔助單晶片系統設計應用軟體 Kuan-Wei Lin 林冠維 碩士 大同大學 資訊工程研究所 89 Because of the advance of VLSI technology, the number of transistors in a single chip increases exponentially. A single chip now may contain sub-billion transistors and thus can hold the whole system inside. Since traditional CAD tools cannot effectively support System-On-a-Chip (SOC) design, we propose a web-based CAD tool for SOC design and Hardware/Software Codesign based on self-timed system technology. This CAD tool, called SOCAD, provides - the specification tool which is a graphic-based user interface for designers to specify system (or circuit) behaviors based on data dependency graph, - the optimization tools to optimize the data dependency graph and the circuit for better performance, less power consumption and/ or less logic and - the translation tool to automatically translate the graph-based specifications into VHDL codes. This thesis focuses on the algorithms and the implementation of automatically translating graph-based specifications into VHDL codes and the optimization schemes. The goal of SOCAD is to facilitate SOC design and Hardware/Software codesign to reduce the design time and the time to market. We intend to build SOCAD in Java as a web-based CAD tool that can be used by anyone, in anywhere, at any time and on any platform. Fu-Chiung Cheng 鄭福炯 2001 學位論文 ; thesis 148 en_US |
collection |
NDLTD |
language |
en_US |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 大同大學 === 資訊工程研究所 === 89 === Because of the advance of VLSI technology, the number of transistors in a single chip increases exponentially. A single chip now may contain sub-billion transistors and thus can hold the whole system inside. Since traditional CAD tools cannot effectively support System-On-a-Chip (SOC) design, we propose a web-based CAD tool for SOC design and Hardware/Software Codesign based on self-timed system technology.
This CAD tool, called SOCAD, provides
- the specification tool which is a graphic-based user interface for designers to specify system (or circuit) behaviors based on data dependency graph,
- the optimization tools to optimize the data dependency graph and the circuit for better performance, less power consumption and/ or less logic and
- the translation tool to automatically translate the graph-based specifications into VHDL codes.
This thesis focuses on the algorithms and the implementation of automatically translating graph-based specifications into VHDL codes and the optimization schemes. The goal of SOCAD is to facilitate SOC design and Hardware/Software codesign to reduce the design time and the time to market. We intend to build SOCAD in Java as a web-based CAD tool that can be used by anyone, in anywhere, at any time and on any platform.
|
author2 |
Fu-Chiung Cheng |
author_facet |
Fu-Chiung Cheng Kuan-Wei Lin 林冠維 |
author |
Kuan-Wei Lin 林冠維 |
spellingShingle |
Kuan-Wei Lin 林冠維 A CAD Tool for System-on-a-Chip Design Based on Self-timed Technology |
author_sort |
Kuan-Wei Lin |
title |
A CAD Tool for System-on-a-Chip Design Based on Self-timed Technology |
title_short |
A CAD Tool for System-on-a-Chip Design Based on Self-timed Technology |
title_full |
A CAD Tool for System-on-a-Chip Design Based on Self-timed Technology |
title_fullStr |
A CAD Tool for System-on-a-Chip Design Based on Self-timed Technology |
title_full_unstemmed |
A CAD Tool for System-on-a-Chip Design Based on Self-timed Technology |
title_sort |
cad tool for system-on-a-chip design based on self-timed technology |
publishDate |
2001 |
url |
http://ndltd.ncl.edu.tw/handle/99500295622246331741 |
work_keys_str_mv |
AT kuanweilin acadtoolforsystemonachipdesignbasedonselftimedtechnology AT línguānwéi acadtoolforsystemonachipdesignbasedonselftimedtechnology AT kuanweilin yǐzìshíxìtǒngwèijīchǔzhīdiànnǎofǔzhùdānjīngpiànxìtǒngshèjìyīngyòngruǎntǐ AT línguānwéi yǐzìshíxìtǒngwèijīchǔzhīdiànnǎofǔzhùdānjīngpiànxìtǒngshèjìyīngyòngruǎntǐ AT kuanweilin cadtoolforsystemonachipdesignbasedonselftimedtechnology AT línguānwéi cadtoolforsystemonachipdesignbasedonselftimedtechnology |
_version_ |
1716855264823476224 |