Study of High Speed Main Amplifier and Low Power Peripheral Circuitsfor Low Supply Voltage Dynamic Random Access Memory

碩士 === 國立中山大學 === 電機工程學系研究所 === 89 === Three high performance circuits for a low power supply DRAM’s are presented in this thesis. First, a modified multi-stage sense amplifier is proposed, that utilizes the auxiliary transmission gate and charge recycling technique. The auxiliary NMOS transistor...

Full description

Bibliographic Details
Main Authors: Yao-Sheng Chang, 張耀升
Other Authors: Jyi-Tsong Lin
Format: Others
Language:en_US
Published: 2001
Online Access:http://ndltd.ncl.edu.tw/handle/71724474787536101488
id ndltd-TW-089NSYS5442118
record_format oai_dc
spelling ndltd-TW-089NSYS54421182016-06-08T04:14:00Z http://ndltd.ncl.edu.tw/handle/71724474787536101488 Study of High Speed Main Amplifier and Low Power Peripheral Circuitsfor Low Supply Voltage Dynamic Random Access Memory 適用於低電源動態隨機存取記憶體之高速度主放大器與低功率週邊電路之研究 Yao-Sheng Chang 張耀升 碩士 國立中山大學 電機工程學系研究所 89 Three high performance circuits for a low power supply DRAM’s are presented in this thesis. First, a modified multi-stage sense amplifier is proposed, that utilizes the auxiliary transmission gate and charge recycling technique. The auxiliary NMOS transistor of the multi-stage sense amplifier is replaced by the transmission gate to improve the sensing speed. In addition, the charge recycling technique is used to reduce the power dissipation of multi-stage sense amplifier. It improves the sensing time by 6.1ns (24.4%) compared to that of the conventional multi-stage sense amplifier and the power saving percentage of 25.6% compared to that of the conventional one. Second, an improved Standby Power Reduction (SPR) Circuit is reported. The capacitor boosting technique is utilized in our proposed Static Current Cut-off Standby Power Reduction (SCCSPR) Circuit, which turns off the always-on MOS transistor of SPR circuit. The power consumption is 30.9% reduced by our design compared to that of the conventional SPR circuit. Third, an improved voltage doubler is developed. The indirect switch is utilized in our proposed circuit, it provides larger gate source bias applied to the PMOS pass transistor. Thus, the current drivability is arisen and the pumping speed is improved as well. In the 2V supply voltage, the pumping speed of our modified voltage doubler is arisen about 18.6% compared to that of the conventional voltage doubler. These high performance circuits in this thesis are applied in a 1-Kbit DRAM circuits. A data access time of 36ns and total power consumption 52.58mW are attained when the supply voltage is 2V. The access time of 10.3ns (22.2%) and power consumption of 6.44mW (11%) are reduced compared to that of the conventional DRAM. Jyi-Tsong Lin 林吉聰 2001 學位論文 ; thesis 73 en_US
collection NDLTD
language en_US
format Others
sources NDLTD
description 碩士 === 國立中山大學 === 電機工程學系研究所 === 89 === Three high performance circuits for a low power supply DRAM’s are presented in this thesis. First, a modified multi-stage sense amplifier is proposed, that utilizes the auxiliary transmission gate and charge recycling technique. The auxiliary NMOS transistor of the multi-stage sense amplifier is replaced by the transmission gate to improve the sensing speed. In addition, the charge recycling technique is used to reduce the power dissipation of multi-stage sense amplifier. It improves the sensing time by 6.1ns (24.4%) compared to that of the conventional multi-stage sense amplifier and the power saving percentage of 25.6% compared to that of the conventional one. Second, an improved Standby Power Reduction (SPR) Circuit is reported. The capacitor boosting technique is utilized in our proposed Static Current Cut-off Standby Power Reduction (SCCSPR) Circuit, which turns off the always-on MOS transistor of SPR circuit. The power consumption is 30.9% reduced by our design compared to that of the conventional SPR circuit. Third, an improved voltage doubler is developed. The indirect switch is utilized in our proposed circuit, it provides larger gate source bias applied to the PMOS pass transistor. Thus, the current drivability is arisen and the pumping speed is improved as well. In the 2V supply voltage, the pumping speed of our modified voltage doubler is arisen about 18.6% compared to that of the conventional voltage doubler. These high performance circuits in this thesis are applied in a 1-Kbit DRAM circuits. A data access time of 36ns and total power consumption 52.58mW are attained when the supply voltage is 2V. The access time of 10.3ns (22.2%) and power consumption of 6.44mW (11%) are reduced compared to that of the conventional DRAM.
author2 Jyi-Tsong Lin
author_facet Jyi-Tsong Lin
Yao-Sheng Chang
張耀升
author Yao-Sheng Chang
張耀升
spellingShingle Yao-Sheng Chang
張耀升
Study of High Speed Main Amplifier and Low Power Peripheral Circuitsfor Low Supply Voltage Dynamic Random Access Memory
author_sort Yao-Sheng Chang
title Study of High Speed Main Amplifier and Low Power Peripheral Circuitsfor Low Supply Voltage Dynamic Random Access Memory
title_short Study of High Speed Main Amplifier and Low Power Peripheral Circuitsfor Low Supply Voltage Dynamic Random Access Memory
title_full Study of High Speed Main Amplifier and Low Power Peripheral Circuitsfor Low Supply Voltage Dynamic Random Access Memory
title_fullStr Study of High Speed Main Amplifier and Low Power Peripheral Circuitsfor Low Supply Voltage Dynamic Random Access Memory
title_full_unstemmed Study of High Speed Main Amplifier and Low Power Peripheral Circuitsfor Low Supply Voltage Dynamic Random Access Memory
title_sort study of high speed main amplifier and low power peripheral circuitsfor low supply voltage dynamic random access memory
publishDate 2001
url http://ndltd.ncl.edu.tw/handle/71724474787536101488
work_keys_str_mv AT yaoshengchang studyofhighspeedmainamplifierandlowpowerperipheralcircuitsforlowsupplyvoltagedynamicrandomaccessmemory
AT zhāngyàoshēng studyofhighspeedmainamplifierandlowpowerperipheralcircuitsforlowsupplyvoltagedynamicrandomaccessmemory
AT yaoshengchang shìyòngyúdīdiànyuándòngtàisuíjīcúnqǔjìyìtǐzhīgāosùdùzhǔfàngdàqìyǔdīgōnglǜzhōubiāndiànlùzhīyánjiū
AT zhāngyàoshēng shìyòngyúdīdiànyuándòngtàisuíjīcúnqǔjìyìtǐzhīgāosùdùzhǔfàngdàqìyǔdīgōnglǜzhōubiāndiànlùzhīyánjiū
_version_ 1718298540724191232