A Digital Signal Processor With Programmable Correlator Array Architecture For 3rd Generation Wireless Communication System
碩士 === 國立臺灣大學 === 電機工程學研究所 === 88 === In this thesis, a digital signal processor that is designed for communication appli-cations with a programmable correlator array architecture is introduced. The pro-grammable correlator can be easily configured as a chip match filter, code...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | en_US |
Published: |
2000
|
Online Access: | http://ndltd.ncl.edu.tw/handle/72755717795514800593 |