The Design and Implementation of a 10-bit Pipelined Analog-to-Digital Converter
碩士 === 國立臺灣大學 === 電機工程學研究所 === 87 === In this thesis, a 10 bit, 20Msample/s pipelined analog-to-digital converter for video-rate applications is designed. The 1.5b/stage architecture with digital correction is adopted in this pipelined ADC. It consists of 9 stages in which only 19 compa...
Main Authors: | Chih-Kai Kang, 康智凱 |
---|---|
Other Authors: | Shen-Iuan Liu |
Format: | Others |
Language: | en_US |
Published: |
1999
|
Online Access: | http://ndltd.ncl.edu.tw/handle/43559116988636945844 |
Similar Items
-
Design of 10-Bit Pipelined Analog-to-Digital Converter
by: Kao, You-De, et al.
Published: (2006) -
Design of a 10-bit pipelined Analog-to-Digital Converter for parallel structure
by: Chih-Kang Cheng, et al.
Published: (2002) -
THE DESIGN OF A 10-BIT PIPELINE ANALOG-TO-DIGITAL CONVERTER
by: Huang, Chien-Wen, et al.
Published: (1997) -
Implementation of 10-bit 50MSPS Pipelined Analog-to-Digital Converter
by: Hua-Hsuan Chang, et al.
Published: (2012) -
Design of 10-bit 50MHz Pipelined Analog-to-Digital Converter
by: Cheng-Ming Ying, et al.
Published: (2003)