The Design and Realization of Folding and Interpolating A/D Converter
碩士 === 國立臺灣大學 === 電機工程學研究所 === 87 === A 3v 10-bit 20MS/s Folding and Interpolating ADC has been designed and fabricated in Sharp 0.35um DPDM CMOS technology In this thesis. The measurement is under 3v power supply and 20MS/s. The results are in the following: ENOB 6-bit、DNL -1LSB~+1.5LSB 、INL -8.1LS...
Main Authors: | MING-HUANG LIU, 劉銘晃 |
---|---|
Other Authors: | SHEN-IUAN LIU |
Format: | Others |
Language: | zh-TW |
Published: |
1999
|
Online Access: | http://ndltd.ncl.edu.tw/handle/21789207547212085730 |
Similar Items
-
Folding and Interpolating A/D Converter Design
by: Teng-Yu Chang, et al.
Published: (2005) -
The Design and Realization of Pipelined Interpolating A/D Converter
by: Huang, Ding-Jie, et al.
Published: (1997) -
Design of high speed folding and interpolating analog-to-digital converter
by: Li, Yunchu
Published: (2004) -
Implementation of Folding and Interpolating Analog-to-Digital Converter
by: 李明謙
Published: (2001) -
A high-speed cascaded folding and interpolating A/D converter
by: Lau, Yanlok Charlotte, 1979-
Published: (2006)