A Study of Trap-Assisted Tunneling Gate Current in PMOSFET's with Sub-3nm Gate Oxide

碩士 === 國立清華大學 === 電機工程學系 === 87 === In order to increase performance and reduce production cost, CMOS scaling is an inevitable trend. As the channel length decreases, thin oxide is required to retain the gate controllability. The advantages of ultra-thin oxide devices include large channe...

Full description

Bibliographic Details
Main Authors: Cheng-Jye Liu, 劉承傑
Other Authors: Charles Ching-Hsiang Hsu
Format: Others
Language:zh-TW
Published: 1999
Online Access:http://ndltd.ncl.edu.tw/handle/90020135281191920546