Low-Power Fully-Parallel Content Addressable Memory - Analysis, Design, and Application
碩士 === 國立中正大學 === 電機工程研究所 === 87 === A partial-current-mode fully-parallel CAM is proposed in this thesis. The proposed fully-parallel CAM performs current-mode operation when either for both read data and write data, but when match data is still performed by voltage-mode. This...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | en_US |
Published: |
1999
|
Online Access: | http://ndltd.ncl.edu.tw/handle/05060476658569781202 |
id |
ndltd-TW-087CCU00442052 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-087CCU004420522016-02-03T04:32:14Z http://ndltd.ncl.edu.tw/handle/05060476658569781202 Low-Power Fully-Parallel Content Addressable Memory - Analysis, Design, and Application 低功率全平行內容可定址記憶體-分析,設計,及應用 Chien-Yuan Pao 包建元 碩士 國立中正大學 電機工程研究所 87 A partial-current-mode fully-parallel CAM is proposed in this thesis. The proposed fully-parallel CAM performs current-mode operation when either for both read data and write data, but when match data is still performed by voltage-mode. This thesis also describes several different CAM structures using different CAM cells in published paper and re-implement these CAM structures to analyze their operation and power dissipation. A 512x15-bits CAM was designed and implemented in a 0.6-mm CMOS technology, and then this design is automatically converted to a design using a 0.35-mm CMOS technology by a technology migration technique developed by the VLSI GROUP of EE/CCU. The design of the 0.35-mm version has also been submitted for fabrication. This CAM design is really used in a CCMAC control chip We have implemented a CCMAC ASIC to verify the hardware feasibility of this new architecture and also to verify the performance of the new content addressable memory. This ASIC will also be installed in a backer-upper control system. Jinn-Shyan Wang 王進賢 1999 學位論文 ; thesis 66 en_US |
collection |
NDLTD |
language |
en_US |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立中正大學 === 電機工程研究所 === 87 === A partial-current-mode fully-parallel CAM is proposed in this thesis. The proposed fully-parallel CAM performs current-mode operation when either for both read data and write data, but when match data is still performed by voltage-mode.
This thesis also describes several different CAM structures using different CAM cells in published paper and re-implement these CAM structures to analyze their operation and power dissipation.
A 512x15-bits CAM was designed and implemented in a 0.6-mm CMOS technology, and then this design is automatically converted to a design using a 0.35-mm CMOS technology by a technology migration technique developed by the VLSI GROUP of EE/CCU. The design of the 0.35-mm version has also been submitted for fabrication.
This CAM design is really used in a CCMAC control chip
We have implemented a CCMAC ASIC to verify the hardware feasibility of this new architecture and also to verify the performance of the new content addressable memory. This ASIC will also be installed in a backer-upper control system.
|
author2 |
Jinn-Shyan Wang |
author_facet |
Jinn-Shyan Wang Chien-Yuan Pao 包建元 |
author |
Chien-Yuan Pao 包建元 |
spellingShingle |
Chien-Yuan Pao 包建元 Low-Power Fully-Parallel Content Addressable Memory - Analysis, Design, and Application |
author_sort |
Chien-Yuan Pao |
title |
Low-Power Fully-Parallel Content Addressable Memory - Analysis, Design, and Application |
title_short |
Low-Power Fully-Parallel Content Addressable Memory - Analysis, Design, and Application |
title_full |
Low-Power Fully-Parallel Content Addressable Memory - Analysis, Design, and Application |
title_fullStr |
Low-Power Fully-Parallel Content Addressable Memory - Analysis, Design, and Application |
title_full_unstemmed |
Low-Power Fully-Parallel Content Addressable Memory - Analysis, Design, and Application |
title_sort |
low-power fully-parallel content addressable memory - analysis, design, and application |
publishDate |
1999 |
url |
http://ndltd.ncl.edu.tw/handle/05060476658569781202 |
work_keys_str_mv |
AT chienyuanpao lowpowerfullyparallelcontentaddressablememoryanalysisdesignandapplication AT bāojiànyuán lowpowerfullyparallelcontentaddressablememoryanalysisdesignandapplication AT chienyuanpao dīgōnglǜquánpíngxíngnèiróngkědìngzhǐjìyìtǐfēnxīshèjìjíyīngyòng AT bāojiànyuán dīgōnglǜquánpíngxíngnèiróngkědìngzhǐjìyìtǐfēnxīshèjìjíyīngyòng |
_version_ |
1718177372373516288 |