Architecture Study and RTL Implementation of SA-110 Compatible DMMU
碩士 === 國立交通大學 === 資訊工程學系 === 86 === SA-110 是 32 位元多用途精簡指令集微處理機。 它含有16,384個位元組 指令高速緩衝記憶體、 16,384個位元組間接寫回式資料高速緩衝記憶體 、二個記憶體管理單元、二個頁次表暫存區、以及一個寫入緩衝器。 指 令記憶體管理單元負責指令擷取的動作; 而資料記憶體管理單元負責資 料存取的相關事宜。 頁次表暫存區可存放以節為單位、以大頁為單位、 或以小頁為單位的虛擬記憶...
Main Authors: | Yang, Ta-Hsiang, 仰大祥 |
---|---|
Other Authors: | Wu Chuan-Lin |
Format: | Others |
Language: | zh-TW |
Published: |
1998
|
Online Access: | http://ndltd.ncl.edu.tw/handle/87102932900972884522 |
Similar Items
-
Architecture Design and RTL Implementation of SA-110 Compatible IMMU and Data Write Buffer
by: Yueh-yi Wang, et al.
Published: (1999) -
RTL implementation of Viterbi Decoder
by: Chen, Wei
Published: (2006) -
BIST hardware synthesis for RTL data paths based on test compatibility classes
by: Nicolici, N., et al.
Published: (2000) -
Generating RTL for microprocessors from architectural and microarchitectural description
by: Bansal, Ankit Sajjan Kumar
Published: (2011) -
Implementation of an Alias Analysis for GCC RTL Representation
by: Yung-Ching Peng, et al.
Published: (2014)