Issues of the RISC Execution Core for a Superscalar CISC Microprocessor
碩士 === 國立交通大學 === 資訊工程學系 === 85 === Originally, Intel x86 processor is a scalar CISC processor, i.e. it can finish one x86 instruction per cycle at the most. Due to the inhibitive cost and the limitation of semiconductor process technology...
Main Authors: | Sheu, Yuh-Ren, 許裕仁 |
---|---|
Other Authors: | Chang-Jiu Chen |
Format: | Others |
Language: | zh-TW |
Published: |
1997
|
Online Access: | http://ndltd.ncl.edu.tw/handle/36939627583475659122 |
Similar Items
-
Issues of the RISC Execution Core for a Superscalar CISC Microprocessor
by: Xu, Yu-Ren, et al. -
An Issue Logic for Superscalar Microprocessors
by: Feng-Jiann Shiao, et al.
Published: (2003) -
A Method of Improving Translating Performance in the CISC/RISC Hybrids
by: Jian, Wen-Bin, et al.
Published: (1996) -
Design and Evaluation of A X86 CISC/RISC Translation Architecture
by: Lin, Gin Hong, et al.
Published: (1997) -
A Comparative study of RISC vs. CISC philosophies of implementing mathematical functions
by: Mahalingaiah, Rupaka
Published: (2014)