The Design of on Oversampling ADC with Low Clock Feedthrough Noise and OP-Amp Gain-Compensation
碩士 === 淡江大學 === 電機工程學系 === 84 === The new design of a switched-capacitor(SC) delta-sigma modulator(DSM) is proposed. Generally speaking, the performance of a DSM is degraded due to theop-amp gain and clock feedthrough noise, and the ri...
Main Authors: | Hu, Chih-Wei, 胡志維 |
---|---|
Other Authors: | Jen-Shiun Chiang |
Format: | Others |
Language: | zh-TW |
Published: |
1996
|
Online Access: | http://ndltd.ncl.edu.tw/handle/83813807608719011816 |
Similar Items
-
Modeling and compensation for biodynamic feedthrough in backhoe operation
by: Humphreys, Heather Celeste
Published: (2011) -
High gain & high bandwidth op-amp for pipeline ADC
by: Chien-Hsueh Chiang, et al.
Published: (2005) -
Analysis of mirror mismatch and clock-feedthrough in Brouton transformation switched current wave filters
by: Al-Hashimi, Bashir, et al.
Published: (2003) -
A prototype of a new class of oversampling adc
by: He, Jun
Published: (2006) -
Design of an Op-Amp Gain Compensator for Switched-Capacitor Integrators
by: Hao-Yuan Hsu, et al.
Published: (2008)