VLSI DESIGN OF TIMING RECOVERY AND FREQUENCY OFFSET COMPENSATION CIRCUIT FOR TDMA DIGITAL MOBILE RADIO
碩士 === 國立交通大學 === 電子研究所 === 84 === In digital communications, correct timing is necessary to reduce the ISI in the receiver. We adopt a timing recovery scheme using the Gardner''s timing error detector, a novel digital loop filter and a digital...
Main Authors: | Xu, Guo-Ying, 許國英 |
---|---|
Other Authors: | Wei, Zhe-Huo |
Format: | Others |
Language: | zh-TW |
Published: |
1996
|
Online Access: | http://ndltd.ncl.edu.tw/handle/87955198202932980307 |
Similar Items
-
VLSI Design of A Digital Frequency Offset Compensator for IS-54 Digital Mobile Radio
by: Hsin-Chou Lee, et al.
Published: (1995) -
VLSI Design of Digital Phase Locked Loop and Phase Equalizer for TDMA Mobile Radio
by: Chen, Ten-Szu, et al.
Published: (1996) -
TDMA digital mobile radio transmission system
by: Wang, Li
Published: (1990) -
Performance evaluation of a TDMA digital mobile radio system
by: Chaaban, Mohamad Radi
Published: (1993) -
Adaptive equalization and error correction for tdma digital mobile radio
by: ZHUANG,ZHE-SHENG, et al.
Published: (1990)