A bit-level systolic array for matrix multiplication and its application to autoassociative memory
碩士 === 國立成功大學 === 電機工程研究所 === 83 === In this thesis, a bit-level systolic array by two level pipelining method is proposed to implement the fast algorithm of matrix multiplication. After studting various current algorithms , in order to im...
Main Authors: | Gui-Bin Hsieh, 謝貴彬 |
---|---|
Other Authors: | Chi-Wu Mao, Chin-Hsing Chen |
Format: | Others |
Language: | en_US |
Published: |
1995
|
Online Access: | http://ndltd.ncl.edu.tw/handle/06369411727618208389 |
Similar Items
-
A bit level systolic array for median filters
by: LIN, JIE-HE, et al.
Published: (1989) -
Autoassociative Memory and Pattern Recognition in Micromechanical Oscillator Network
by: Ankit Kumar, et al.
Published: (2017-03-01) -
Design of Linear Systolic Arrays for Matrix Multiplication
by: MILOVANOVIC, E. I., et al.
Published: (2014-02-01) -
Research on Face Recognition Method by Autoassociative Memory Based on RNNs
by: Qi Han, et al.
Published: (2018-01-01) -
Context-sensitive autoassociative memories as expert systems in medical diagnosis
by: Olivera Fernando, et al.
Published: (2006-11-01)