A Partial Scan Design for Sequential Circuits Based on Test Generation
碩士 === 國立交通大學 === 電子研究所 === 81 === The partial scan design methodology has been recognized as a cost-efficient technique to improve the testability of sequential circuits. In this thesis, a flip-flop's value oriented partial scan appro...
Main Authors: | Che-Yuan Wang, 王哲元 |
---|---|
Other Authors: | Chung-Len Lee |
Format: | Others |
Language: | en_US |
Published: |
1993
|
Online Access: | http://ndltd.ncl.edu.tw/handle/07235385557862305580 |
Similar Items
-
Test pattern generation and partial scan design for sequential circuits
by: CHEN, BAO-CHUAN, et al.
Published: (1993) -
Test generation and partial scan design aided with a probabilistic testability measure for sequential circuits
by: CHEN,WEN-BIN, et al.
Published: (1990) -
The Distributed Test Generation for Sequential Circuits
by: Sin-Hwa Wang, et al.
Published: (1993) -
The distributed test generation for sequential circuits
by: WANG, XIN-HUA, et al.
Published: (1993) -
A Sequential Circuit-Based IP Watermarking Algorithm for Multiple Scan Chains in Design-for-Test
by: C. Wu, et al.
Published: (2011-06-01)