Parallelizing Simulated Annealing Placement for GPGPU
Field Programmable Gate Array (FPGA) devices are increasing in capacity at an exponential rate, and thus there is an increasingly strong demand to accelerate simulated annealing placement. Graphics Processing Units (GPUs) offer a unique opportunity to accelerate this simulated annealing placement on...
Main Author: | Choong, Alexander |
---|---|
Other Authors: | Zhu, Jianwen |
Language: | en_ca |
Published: |
2010
|
Subjects: | |
Online Access: | http://hdl.handle.net/1807/25456 |
Similar Items
-
Parallelizing Simulated Annealing Placement for GPGPU
by: Choong, Alexander
Published: (2010) -
A Comparison of FPGA and GPGPU Designs for Bayesian Occupancy Filters
by: Luis Medina, et al.
Published: (2017-11-01) -
GPGPU-Sim
by: Andersson, Filip
Published: (2014) -
Jämförelse av GPGPU-ramverk och AES-metoder : Jämförelse av GPGPU-ramverk och AES-metoder för att besvara vilka GPGPU-ramverk och vilken AES-metod som bör rekommenderas för AES-kryptering med GPGPU
by: Berggren, Emil, et al.
Published: (2017) -
Academic Clustering and Placement Tools for Modern Field-programmable Gate Array Architectures
by: Paladino, Daniele Giuseppe
Published: (2008)