Cache designs for reliable hybrid high and ultra-low voltage operation

Increasing demand for implementing highly-miniaturized battery-powered ultra-low-cost systems (e.g., below 1 USD) in emerging applications such as body, urban life and environment monitoring, etc., has introduced many challenges in the chip design. Such applications require high performance occasion...

Full description

Bibliographic Details
Main Author: Maric, Bojan
Other Authors: Abella Ferrer, Jaume
Format: Doctoral Thesis
Language:English
Published: Universitat Politècnica de Catalunya 2014
Subjects:
Online Access:http://hdl.handle.net/10803/144563
id ndltd-TDX_UPC-oai-www.tdx.cat-10803-144563
record_format oai_dc
spelling ndltd-TDX_UPC-oai-www.tdx.cat-10803-1445632014-06-26T04:09:56ZCache designs for reliable hybrid high and ultra-low voltage operationMaric, Bojan004 - InformàticaIncreasing demand for implementing highly-miniaturized battery-powered ultra-low-cost systems (e.g., below 1 USD) in emerging applications such as body, urban life and environment monitoring, etc., has introduced many challenges in the chip design. Such applications require high performance occasionally, but very little energy consumption during most of the time in order to extend battery lifetime. In addition, they require real-time guarantees. The most suitable technological solution for those devices consists of using hybrid processors able to operate at: (i) high voltage to provide high performance and (ii) near-/sub-threshold (NST) voltage to provide ultra-low energy consumption. However, the most efficient SRAM memories for each voltage level differ and it is mandatory trading off different SRAM designs, especially in cache memories, which occupy most of the processor¿s area. In this Thesis, we analyze the performance/power tradeoffs involved in the design of SRAM L1 caches for reliable hybrid high and NST Vcc operation from a microarchitectural perspective. We develop new, simple, single-Vcc domain hybrid cache architectures and data management mechanisms that satisfy all stringent needs of our target market. Proposed solutions are shown to have high energy efficiency with negligible impact on average performance while maintaining strong performance guarantees as required for our target market.Universitat Politècnica de CatalunyaAbella Ferrer, JaumeUniversitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors2014-05-16info:eu-repo/semantics/doctoralThesisinfo:eu-repo/semantics/publishedVersion153 p.application/pdfhttp://hdl.handle.net/10803/144563TDX (Tesis Doctorals en Xarxa)enginfo:eu-repo/semantics/openAccessL'accés als continguts d'aquesta tesi queda condicionat a l'acceptació de les condicions d'ús establertes per la següent llicència Creative Commons: http://creativecommons.org/licenses/by-nc/3.0/es/
collection NDLTD
language English
format Doctoral Thesis
sources NDLTD
topic 004 - Informàtica
spellingShingle 004 - Informàtica
Maric, Bojan
Cache designs for reliable hybrid high and ultra-low voltage operation
description Increasing demand for implementing highly-miniaturized battery-powered ultra-low-cost systems (e.g., below 1 USD) in emerging applications such as body, urban life and environment monitoring, etc., has introduced many challenges in the chip design. Such applications require high performance occasionally, but very little energy consumption during most of the time in order to extend battery lifetime. In addition, they require real-time guarantees. The most suitable technological solution for those devices consists of using hybrid processors able to operate at: (i) high voltage to provide high performance and (ii) near-/sub-threshold (NST) voltage to provide ultra-low energy consumption. However, the most efficient SRAM memories for each voltage level differ and it is mandatory trading off different SRAM designs, especially in cache memories, which occupy most of the processor¿s area. In this Thesis, we analyze the performance/power tradeoffs involved in the design of SRAM L1 caches for reliable hybrid high and NST Vcc operation from a microarchitectural perspective. We develop new, simple, single-Vcc domain hybrid cache architectures and data management mechanisms that satisfy all stringent needs of our target market. Proposed solutions are shown to have high energy efficiency with negligible impact on average performance while maintaining strong performance guarantees as required for our target market.
author2 Abella Ferrer, Jaume
author_facet Abella Ferrer, Jaume
Maric, Bojan
author Maric, Bojan
author_sort Maric, Bojan
title Cache designs for reliable hybrid high and ultra-low voltage operation
title_short Cache designs for reliable hybrid high and ultra-low voltage operation
title_full Cache designs for reliable hybrid high and ultra-low voltage operation
title_fullStr Cache designs for reliable hybrid high and ultra-low voltage operation
title_full_unstemmed Cache designs for reliable hybrid high and ultra-low voltage operation
title_sort cache designs for reliable hybrid high and ultra-low voltage operation
publisher Universitat Politècnica de Catalunya
publishDate 2014
url http://hdl.handle.net/10803/144563
work_keys_str_mv AT maricbojan cachedesignsforreliablehybridhighandultralowvoltageoperation
_version_ 1716705087356665856