A sampling jitter tolerant continuous-time pipeline ADC

Thesis: S.M., Massachusetts Institute of Technology, Department of Electrical Engineering and Computer Science, February, 2020 === Cataloged from PDF version of thesis. === Includes bibliographical references (pages 43-45). === A sampling jitter tolerant continuous-time (CT) pipeline ADC has been pr...

Full description

Bibliographic Details
Main Author: Mittal, Rishabh.
Other Authors: Anantha P. Chandrakasan and Hae-Seung Lee.
Format: Others
Language:English
Published: Massachusetts Institute of Technology 2020
Subjects:
Online Access:https://hdl.handle.net/1721.1/128343
id ndltd-MIT-oai-dspace.mit.edu-1721.1-128343
record_format oai_dc
spelling ndltd-MIT-oai-dspace.mit.edu-1721.1-1283432020-11-05T05:10:06Z A sampling jitter tolerant continuous-time pipeline ADC Mittal, Rishabh. Anantha P. Chandrakasan and Hae-Seung Lee. Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science. Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science Electrical Engineering and Computer Science. Thesis: S.M., Massachusetts Institute of Technology, Department of Electrical Engineering and Computer Science, February, 2020 Cataloged from PDF version of thesis. Includes bibliographical references (pages 43-45). A sampling jitter tolerant continuous-time (CT) pipeline ADC has been presented in this thesis. In conventional discrete-time (DT) pipeline ADCs, the input is sampled upfront. The improvements in the bandwidth and sampling speed due to CMOS scaling have brought the deleterious effects of sampling clock jitter to the forefront. Any jitter in the sampling clock edge adds a random error to the input signal thereby limiting the maximum achievable signal-to-noise ratio (SNR), and hence the effective resolution of the ADC. The effect of sampling clock jitter has been considered fundamental. In the proposed ADC, we do not sample the input upfront. Rather, we sample the residue from the first stage. Since the residue is bandlimited and has a small magnitude, therefore it will have a smaller derivative. Hence, the sensitivity to the clock jitter will be greatly reduced. by Rishabh Mittal. S.M. S.M. Massachusetts Institute of Technology, Department of Electrical Engineering and Computer Science 2020-11-03T20:31:58Z 2020-11-03T20:31:58Z 2020 2020 Thesis https://hdl.handle.net/1721.1/128343 1201912645 eng MIT theses may be protected by copyright. Please reuse MIT thesis content according to the MIT Libraries Permissions Policy, which is available through the URL provided. http://dspace.mit.edu/handle/1721.1/7582 45 pages application/pdf Massachusetts Institute of Technology
collection NDLTD
language English
format Others
sources NDLTD
topic Electrical Engineering and Computer Science.
spellingShingle Electrical Engineering and Computer Science.
Mittal, Rishabh.
A sampling jitter tolerant continuous-time pipeline ADC
description Thesis: S.M., Massachusetts Institute of Technology, Department of Electrical Engineering and Computer Science, February, 2020 === Cataloged from PDF version of thesis. === Includes bibliographical references (pages 43-45). === A sampling jitter tolerant continuous-time (CT) pipeline ADC has been presented in this thesis. In conventional discrete-time (DT) pipeline ADCs, the input is sampled upfront. The improvements in the bandwidth and sampling speed due to CMOS scaling have brought the deleterious effects of sampling clock jitter to the forefront. Any jitter in the sampling clock edge adds a random error to the input signal thereby limiting the maximum achievable signal-to-noise ratio (SNR), and hence the effective resolution of the ADC. The effect of sampling clock jitter has been considered fundamental. In the proposed ADC, we do not sample the input upfront. Rather, we sample the residue from the first stage. Since the residue is bandlimited and has a small magnitude, therefore it will have a smaller derivative. Hence, the sensitivity to the clock jitter will be greatly reduced. === by Rishabh Mittal. === S.M. === S.M. Massachusetts Institute of Technology, Department of Electrical Engineering and Computer Science
author2 Anantha P. Chandrakasan and Hae-Seung Lee.
author_facet Anantha P. Chandrakasan and Hae-Seung Lee.
Mittal, Rishabh.
author Mittal, Rishabh.
author_sort Mittal, Rishabh.
title A sampling jitter tolerant continuous-time pipeline ADC
title_short A sampling jitter tolerant continuous-time pipeline ADC
title_full A sampling jitter tolerant continuous-time pipeline ADC
title_fullStr A sampling jitter tolerant continuous-time pipeline ADC
title_full_unstemmed A sampling jitter tolerant continuous-time pipeline ADC
title_sort sampling jitter tolerant continuous-time pipeline adc
publisher Massachusetts Institute of Technology
publishDate 2020
url https://hdl.handle.net/1721.1/128343
work_keys_str_mv AT mittalrishabh asamplingjittertolerantcontinuoustimepipelineadc
AT mittalrishabh samplingjittertolerantcontinuoustimepipelineadc
_version_ 1719354887122190336