Highly scaled silicon field emitter arrays with integrated silicon nanowire current limiters
Thesis: Ph. D., Massachusetts Institute of Technology, Department of Electrical Engineering and Computer Science, 2016. === Cataloged from PDF version of thesis. === Includes bibliographical references (pages 231-241). === Field emitter arrays (FEAs) are a promising class of cold electron sources wi...
Main Author: | |
---|---|
Other Authors: | |
Format: | Others |
Language: | English |
Published: |
Massachusetts Institute of Technology
2016
|
Subjects: | |
Online Access: | http://hdl.handle.net/1721.1/103725 |
id |
ndltd-MIT-oai-dspace.mit.edu-1721.1-103725 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-MIT-oai-dspace.mit.edu-1721.1-1037252019-05-02T15:58:39Z Highly scaled silicon field emitter arrays with integrated silicon nanowire current limiters Guerrera, Stephen A. (Stephen Angelo) Akintunde I. (Tayo) Akinwande. Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science. Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science. Electrical Engineering and Computer Science. Thesis: Ph. D., Massachusetts Institute of Technology, Department of Electrical Engineering and Computer Science, 2016. Cataloged from PDF version of thesis. Includes bibliographical references (pages 231-241). Field emitter arrays (FEAs) are a promising class of cold electron sources with applications in RF amplifiers, terahertz sources, lithography, imaging, and displays. FEAs are yet to achieve widely implemented because of serious challenges which have limited their viability in systems that require advanced electron sources. We identified four major challenges that posed significant barriers to the application of field emitter arrays in systems. These challenges are (1) charge injection and breakdown of the insulator between the emitter and the extraction gate, (2) thermal runaway due to Joule heating or micro-plasma discharge, (3) back-ion bombardment resulting in emitter tip damage (4) large capacitance between the gate and the substate that limits switching performance. In this thesis, we address these challenges with a new device architecture that consists of a sharp silicon emitter atop a silicon nanowire embedded in a dielectric matrix of SiO₂ and SiNx. The 10-[mu]m tall, 200-nm diameter silicon nanowire limits current and improves reliability through velocity saturation and the pinch-off of majority carriers. The 2-[mu]m thick SiO₂ insulator between the gate and the substrate and the conformal dielectric matrix that embeds the nanowire current limiters prevents charge injection and minimizes the capacitance between the gate and the substrate. Since the nanowire current limiter is fabricated directly underneath each field emitter, we maintain an emitter density of 10⁸ emitters/cm², enabling high current density. The design of the anode prevents tip erosion from back-streaming ions. These arrays demonstrate consistent current scaling of array sizes from a single emitter to 25,000 emitters, low voltage (VGE < 60V), high current density (J > 100 A/cm² ), and long lifetime (t > 100 hours at 100 A/cm² , > 100 hours at 10 A/cm² , and > 300 hours at 100 mA/cm²). The current density enabled by our device structure is an improvement of > 10x over state-of-the art (~~ 1 - 10 A/cm²) for Si field emission cathodes operated in a direct current mode. Our devices demonstrated a turn-on voltage as low as 8.5 V. This low-voltage enabled operation in a 500 Torr He ambient with an anode-emitter voltage below the first ionization potential of He (~ 19 V). These high current, high current density, long lifetime cold cathodes could enable new approaches to x-ray imagers, RF amplifiers, THz sources, and deep UV sources. by Stephen Angelo Guerrera. Ph. D. 2016-07-18T20:04:21Z 2016-07-18T20:04:21Z 2016 2016 Thesis http://hdl.handle.net/1721.1/103725 953416738 eng M.I.T. theses are protected by copyright. They may be viewed from this source for any purpose, but reproduction or distribution in any format is prohibited without written permission. See provided URL for inquiries about permission. http://dspace.mit.edu/handle/1721.1/7582 241 pages application/pdf Massachusetts Institute of Technology |
collection |
NDLTD |
language |
English |
format |
Others
|
sources |
NDLTD |
topic |
Electrical Engineering and Computer Science. |
spellingShingle |
Electrical Engineering and Computer Science. Guerrera, Stephen A. (Stephen Angelo) Highly scaled silicon field emitter arrays with integrated silicon nanowire current limiters |
description |
Thesis: Ph. D., Massachusetts Institute of Technology, Department of Electrical Engineering and Computer Science, 2016. === Cataloged from PDF version of thesis. === Includes bibliographical references (pages 231-241). === Field emitter arrays (FEAs) are a promising class of cold electron sources with applications in RF amplifiers, terahertz sources, lithography, imaging, and displays. FEAs are yet to achieve widely implemented because of serious challenges which have limited their viability in systems that require advanced electron sources. We identified four major challenges that posed significant barriers to the application of field emitter arrays in systems. These challenges are (1) charge injection and breakdown of the insulator between the emitter and the extraction gate, (2) thermal runaway due to Joule heating or micro-plasma discharge, (3) back-ion bombardment resulting in emitter tip damage (4) large capacitance between the gate and the substate that limits switching performance. In this thesis, we address these challenges with a new device architecture that consists of a sharp silicon emitter atop a silicon nanowire embedded in a dielectric matrix of SiO₂ and SiNx. The 10-[mu]m tall, 200-nm diameter silicon nanowire limits current and improves reliability through velocity saturation and the pinch-off of majority carriers. The 2-[mu]m thick SiO₂ insulator between the gate and the substrate and the conformal dielectric matrix that embeds the nanowire current limiters prevents charge injection and minimizes the capacitance between the gate and the substrate. Since the nanowire current limiter is fabricated directly underneath each field emitter, we maintain an emitter density of 10⁸ emitters/cm², enabling high current density. The design of the anode prevents tip erosion from back-streaming ions. These arrays demonstrate consistent current scaling of array sizes from a single emitter to 25,000 emitters, low voltage (VGE < 60V), high current density (J > 100 A/cm² ), and long lifetime (t > 100 hours at 100 A/cm² , > 100 hours at 10 A/cm² , and > 300 hours at 100 mA/cm²). The current density enabled by our device structure is an improvement of > 10x over state-of-the art (~~ 1 - 10 A/cm²) for Si field emission cathodes operated in a direct current mode. Our devices demonstrated a turn-on voltage as low as 8.5 V. This low-voltage enabled operation in a 500 Torr He ambient with an anode-emitter voltage below the first ionization potential of He (~ 19 V). These high current, high current density, long lifetime cold cathodes could enable new approaches to x-ray imagers, RF amplifiers, THz sources, and deep UV sources. === by Stephen Angelo Guerrera. === Ph. D. |
author2 |
Akintunde I. (Tayo) Akinwande. |
author_facet |
Akintunde I. (Tayo) Akinwande. Guerrera, Stephen A. (Stephen Angelo) |
author |
Guerrera, Stephen A. (Stephen Angelo) |
author_sort |
Guerrera, Stephen A. (Stephen Angelo) |
title |
Highly scaled silicon field emitter arrays with integrated silicon nanowire current limiters |
title_short |
Highly scaled silicon field emitter arrays with integrated silicon nanowire current limiters |
title_full |
Highly scaled silicon field emitter arrays with integrated silicon nanowire current limiters |
title_fullStr |
Highly scaled silicon field emitter arrays with integrated silicon nanowire current limiters |
title_full_unstemmed |
Highly scaled silicon field emitter arrays with integrated silicon nanowire current limiters |
title_sort |
highly scaled silicon field emitter arrays with integrated silicon nanowire current limiters |
publisher |
Massachusetts Institute of Technology |
publishDate |
2016 |
url |
http://hdl.handle.net/1721.1/103725 |
work_keys_str_mv |
AT guerrerastephenastephenangelo highlyscaledsiliconfieldemitterarrayswithintegratedsiliconnanowirecurrentlimiters |
_version_ |
1719032321724645376 |