High-speed Viterbi decoder design and implementation with FPGA
This thesis describes a design and implementation of a Viterbi decoder using FPGA technology. We use the sliding block filtering concept, the pipeline interleaving technique and the forward processing method to construct the design. We use VHDL to describe the design, Synopsys tools to synthesize i...
Main Author: | Lin, Jian |
---|---|
Language: | en_US |
Published: |
2007
|
Online Access: | http://hdl.handle.net/1993/2007 |
Similar Items
-
High-speed Viterbi decoder design and implementation with FPGA
by: Lin, Jian
Published: (2007) -
High-speed Viterbi decoder design and implementation with FPGA
by: Lin, Jian
Published: (2007) -
FPGA design and implementation of systolic array-based viterbi decoders
by: Guo, Man
Published: (2002) -
Design of high-speed and low-latency Viterbi decoder
by: Yang Min
Published: (2018-09-01) -
Design and implementation of Viterbi decoder
by: CHEN, PEI-CHENG, et al.
Published: (1987)