Optimizing network-on-chips for FPGAs
As larger System-on-Chip (SoC) designs are attempted on Field Programmable Gate Arrays (FPGAs), the need for a low cost and high performance Network-on-Chip (NoC) grows. Virtual Channel (VC) routers provide desirable traits for an NoC such as higher throughput and deadlock prevention but at signific...
Main Author: | Kwa, Jimmy Williamchingyuan |
---|---|
Language: | English |
Published: |
University of British Columbia
2013
|
Online Access: | http://hdl.handle.net/2429/44343 |
Similar Items
-
Optimizing network-on-chips for FPGAs
by: Kwa, Jimmy Williamchingyuan
Published: (2013) -
Optimizing network-on-chips for FPGAs
by: Kwa, Jimmy Williamchingyuan
Published: (2013) -
Exploring networks-on-chip for FPGAs
by: Francis, R. M.
Published: (2009) -
Networks-on-Chip based High Performance Communication Architectures for FPGAs
by: Janarthanan, Arun
Published: (2008) -
LNoC, Lagom Network On Chip - A thesis about network on chip and the design of a specification of a network on chip optimized for FPGAs called LNoC.
by: Åkerblom-Andersson, Robert
Published: (2013)