Simulation and Analysis of Analog Circuit and PCM (Process Control Monitor) Test Structures in Circuit Design

PCM test structures are commonly used to check the produced wafers from the standpoint of the technologist. In general these structures are managed inside the FAB and are focused on standard device properties. Hence their development and analysis is not driven by analog circuit blocks, which are sen...

Full description

Bibliographic Details
Main Authors: Sobe, Udo, Rooch, Karl-Heinz, Mörtl, Dietmar
Other Authors: Hardt, Wolfram
Language:English
Published: Technische Universität Chemnitz 2007
Subjects:
Online Access:http://nbn-resolving.de/urn:nbn:de:swb:ch1-200700919
https://monarch.qucosa.de/id/qucosa%3A18733
https://monarch.qucosa.de/api/qucosa%3A18733/attachment/ATT-0/
https://monarch.qucosa.de/api/qucosa%3A18733/attachment/ATT-1/
id ndltd-DRESDEN-oai-qucosa-de-qucosa-18733
record_format oai_dc
spelling ndltd-DRESDEN-oai-qucosa-de-qucosa-187332021-03-30T05:05:54Z Simulation and Analysis of Analog Circuit and PCM (Process Control Monitor) Test Structures in Circuit Design urn:nbn:de:swb:ch1-200700919 eng urn:nbn:de:swb:ch1-200700815 qucosa:18723 PCM test structures are commonly used to check the produced wafers from the standpoint of the technologist. In general these structures are managed inside the FAB and are focused on standard device properties. Hence their development and analysis is not driven by analog circuit blocks, which are sensitive or often used. Especially for DFM/Y of analog circuits the correlation between design and technology has to be defined. The knowledge of electrical behavior of test structures helps to improve the designer's sensitivity to technological questions. This paper presents a method to bring the PCM methodology into the analog circuit design to improve design performance, yield estimation and technology correlation. We show how both analog circuit and PCM blocks can be simulated and analyzed in the design phase. info:eu-repo/classification/ddc/004 ddc:004 info:eu-repo/classification/ddc/500 ddc:500 Mikrosystemtechnik Schaltungsentwurf Analog circuit design Process Control Monitor (PCM) methodology Statistical Process Control Wafer fabrication (FAB) Sobe, Udo Rooch, Karl-Heinz Mörtl, Dietmar Hardt, Wolfram Technische Universität Chemnitz 2007-06-08 info:eu-repo/semantics/openAccess doc-type:conferenceObject info:eu-repo/semantics/conferenceObject doc-type:Text https://monarch.qucosa.de/id/qucosa%3A18733 https://monarch.qucosa.de/api/qucosa%3A18733/attachment/ATT-0/ https://monarch.qucosa.de/api/qucosa%3A18733/attachment/ATT-1/
collection NDLTD
language English
sources NDLTD
topic info:eu-repo/classification/ddc/004
ddc:004
info:eu-repo/classification/ddc/500
ddc:500
Mikrosystemtechnik
Schaltungsentwurf
Analog circuit design
Process Control Monitor (PCM) methodology
Statistical Process Control
Wafer fabrication (FAB)
spellingShingle info:eu-repo/classification/ddc/004
ddc:004
info:eu-repo/classification/ddc/500
ddc:500
Mikrosystemtechnik
Schaltungsentwurf
Analog circuit design
Process Control Monitor (PCM) methodology
Statistical Process Control
Wafer fabrication (FAB)
Sobe, Udo
Rooch, Karl-Heinz
Mörtl, Dietmar
Simulation and Analysis of Analog Circuit and PCM (Process Control Monitor) Test Structures in Circuit Design
description PCM test structures are commonly used to check the produced wafers from the standpoint of the technologist. In general these structures are managed inside the FAB and are focused on standard device properties. Hence their development and analysis is not driven by analog circuit blocks, which are sensitive or often used. Especially for DFM/Y of analog circuits the correlation between design and technology has to be defined. The knowledge of electrical behavior of test structures helps to improve the designer's sensitivity to technological questions. This paper presents a method to bring the PCM methodology into the analog circuit design to improve design performance, yield estimation and technology correlation. We show how both analog circuit and PCM blocks can be simulated and analyzed in the design phase.
author2 Hardt, Wolfram
author_facet Hardt, Wolfram
Sobe, Udo
Rooch, Karl-Heinz
Mörtl, Dietmar
author Sobe, Udo
Rooch, Karl-Heinz
Mörtl, Dietmar
author_sort Sobe, Udo
title Simulation and Analysis of Analog Circuit and PCM (Process Control Monitor) Test Structures in Circuit Design
title_short Simulation and Analysis of Analog Circuit and PCM (Process Control Monitor) Test Structures in Circuit Design
title_full Simulation and Analysis of Analog Circuit and PCM (Process Control Monitor) Test Structures in Circuit Design
title_fullStr Simulation and Analysis of Analog Circuit and PCM (Process Control Monitor) Test Structures in Circuit Design
title_full_unstemmed Simulation and Analysis of Analog Circuit and PCM (Process Control Monitor) Test Structures in Circuit Design
title_sort simulation and analysis of analog circuit and pcm (process control monitor) test structures in circuit design
publisher Technische Universität Chemnitz
publishDate 2007
url http://nbn-resolving.de/urn:nbn:de:swb:ch1-200700919
https://monarch.qucosa.de/id/qucosa%3A18733
https://monarch.qucosa.de/api/qucosa%3A18733/attachment/ATT-0/
https://monarch.qucosa.de/api/qucosa%3A18733/attachment/ATT-1/
work_keys_str_mv AT sobeudo simulationandanalysisofanalogcircuitandpcmprocesscontrolmonitorteststructuresincircuitdesign
AT roochkarlheinz simulationandanalysisofanalogcircuitandpcmprocesscontrolmonitorteststructuresincircuitdesign
AT mortldietmar simulationandanalysisofanalogcircuitandpcmprocesscontrolmonitorteststructuresincircuitdesign
_version_ 1719392861359702016