Deterministic Jitter in Broadband Communication

<p>The past decade has witnessed a drastic change in the design of high-speed serial links. While Silicon fabrication technology has produced smaller, faster transistors, transmission line interconnects between chips and through backplanes have not substantially improved and have a practical b...

Full description

Bibliographic Details
Main Author: Buckwalter, James Franklin
Format: Others
Published: 2006
Online Access:https://thesis.library.caltech.edu/407/1/Buckwalter_Thesis01_06.pdf
Buckwalter, James Franklin (2006) Deterministic Jitter in Broadband Communication. Dissertation (Ph.D.), California Institute of Technology. doi:10.7907/EGRD-TZ84. https://resolver.caltech.edu/CaltechETD:etd-01302006-154842 <https://resolver.caltech.edu/CaltechETD:etd-01302006-154842>
id ndltd-CALTECH-oai-thesis.library.caltech.edu-407
record_format oai_dc
spelling ndltd-CALTECH-oai-thesis.library.caltech.edu-4072020-04-18T03:02:32Z Deterministic Jitter in Broadband Communication Buckwalter, James Franklin <p>The past decade has witnessed a drastic change in the design of high-speed serial links. While Silicon fabrication technology has produced smaller, faster transistors, transmission line interconnects between chips and through backplanes have not substantially improved and have a practical bandwidth of around 3GHz. As serial link speeds increase, new techniques must be introduced to overcome the bandwidth limitation and maintain digital signal integrity. This thesis studies timing issues pertaining to bandwidth-limited interconnects. Jitter is defined as the timing uncertainty at a threshold used to detect the digital signal. Reliable digital communication requires minimizing jitter.</p> <p>The analysis and modeling presented here focuses on two types of deterministic jitter. First, dispersion of the digital signal in a bandwidth-limited channel creates data-dependent jitter. Our analysis links data sequences to unique timing deviations through the channel response and is shown for general linear time-invariant systems. A Markov model is constructed to study the impact of jitter on the operation of the serial link and provide insight in circuit performance. Second, an analysis of bounded-uncorrected jitter resulting from crosstalk induced in parallel serial links is presented.</p> <p>Timing equalization is introduced to improve the signal integrity of high-speed links. The analysis of deterministic jitter leads to novel techniques for compensating the timing ambiguity in the received data. Data-dependent jitter equalization is discussed at both the receiver, where it complements the operation of clock and data recovery circuits, and as a phase pre-emphasis technique. Crosstalk-induced, bounded-uncorrected jitter can also be compensated. By detecting electromagnetic modes between neighboring serial links, a transmitter or receiver anticipates the timing deviation that has occurred along the transmission line.</p> <p>Finally, we discuss a new circuit technique for submillimeter integrated circuits. Demands of wireless communication and the high speed of Silicon Germanium transistors provide opportunities for unique radio architectures for submillimeter integrated circuits. Scalable, fully-integrated phased arrays control a radiated beam pattern electronically through tiling multiple chips. Coupled-oscillator arrays are used for the first time to subharmonically injection-lock across a chip or between multiple chips to provide phase coherence across an array.</p> 2006 Thesis NonPeerReviewed application/pdf https://thesis.library.caltech.edu/407/1/Buckwalter_Thesis01_06.pdf https://resolver.caltech.edu/CaltechETD:etd-01302006-154842 Buckwalter, James Franklin (2006) Deterministic Jitter in Broadband Communication. Dissertation (Ph.D.), California Institute of Technology. doi:10.7907/EGRD-TZ84. https://resolver.caltech.edu/CaltechETD:etd-01302006-154842 <https://resolver.caltech.edu/CaltechETD:etd-01302006-154842> https://thesis.library.caltech.edu/407/
collection NDLTD
format Others
sources NDLTD
description <p>The past decade has witnessed a drastic change in the design of high-speed serial links. While Silicon fabrication technology has produced smaller, faster transistors, transmission line interconnects between chips and through backplanes have not substantially improved and have a practical bandwidth of around 3GHz. As serial link speeds increase, new techniques must be introduced to overcome the bandwidth limitation and maintain digital signal integrity. This thesis studies timing issues pertaining to bandwidth-limited interconnects. Jitter is defined as the timing uncertainty at a threshold used to detect the digital signal. Reliable digital communication requires minimizing jitter.</p> <p>The analysis and modeling presented here focuses on two types of deterministic jitter. First, dispersion of the digital signal in a bandwidth-limited channel creates data-dependent jitter. Our analysis links data sequences to unique timing deviations through the channel response and is shown for general linear time-invariant systems. A Markov model is constructed to study the impact of jitter on the operation of the serial link and provide insight in circuit performance. Second, an analysis of bounded-uncorrected jitter resulting from crosstalk induced in parallel serial links is presented.</p> <p>Timing equalization is introduced to improve the signal integrity of high-speed links. The analysis of deterministic jitter leads to novel techniques for compensating the timing ambiguity in the received data. Data-dependent jitter equalization is discussed at both the receiver, where it complements the operation of clock and data recovery circuits, and as a phase pre-emphasis technique. Crosstalk-induced, bounded-uncorrected jitter can also be compensated. By detecting electromagnetic modes between neighboring serial links, a transmitter or receiver anticipates the timing deviation that has occurred along the transmission line.</p> <p>Finally, we discuss a new circuit technique for submillimeter integrated circuits. Demands of wireless communication and the high speed of Silicon Germanium transistors provide opportunities for unique radio architectures for submillimeter integrated circuits. Scalable, fully-integrated phased arrays control a radiated beam pattern electronically through tiling multiple chips. Coupled-oscillator arrays are used for the first time to subharmonically injection-lock across a chip or between multiple chips to provide phase coherence across an array.</p>
author Buckwalter, James Franklin
spellingShingle Buckwalter, James Franklin
Deterministic Jitter in Broadband Communication
author_facet Buckwalter, James Franklin
author_sort Buckwalter, James Franklin
title Deterministic Jitter in Broadband Communication
title_short Deterministic Jitter in Broadband Communication
title_full Deterministic Jitter in Broadband Communication
title_fullStr Deterministic Jitter in Broadband Communication
title_full_unstemmed Deterministic Jitter in Broadband Communication
title_sort deterministic jitter in broadband communication
publishDate 2006
url https://thesis.library.caltech.edu/407/1/Buckwalter_Thesis01_06.pdf
Buckwalter, James Franklin (2006) Deterministic Jitter in Broadband Communication. Dissertation (Ph.D.), California Institute of Technology. doi:10.7907/EGRD-TZ84. https://resolver.caltech.edu/CaltechETD:etd-01302006-154842 <https://resolver.caltech.edu/CaltechETD:etd-01302006-154842>
work_keys_str_mv AT buckwalterjamesfranklin deterministicjitterinbroadbandcommunication
_version_ 1719313155921805312