DSENT - A Tool Connecting Emerging Photonics with Electronics for Opto-Electronic Networks-on-Chip Modeling

With the rise of many-core chips that require substantial bandwidth from the network on chip (NoC), integrated photonic links have been investigated as a promising alternative to traditional electrical interconnects. While numerous opto-electronic NoCs have been proposed, evaluations of photonic arc...

Full description

Bibliographic Details
Main Authors: Sun, Chen (Contributor), Kurian, George (Contributor), Wei, Lan (Contributor), Agarwal, Anant (Contributor), Peh, Li-Shiuan (Contributor), Stojanovic, Vladimir (Contributor), Chen, Chia-Hsin (Contributor), Miller, Jason E. (Contributor)
Other Authors: delete (Contributor), Massachusetts Institute of Technology. Computer Science and Artificial Intelligence Laboratory (Contributor), Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science (Contributor)
Format: Article
Language:English
Published: Institute of Electrical and Electronics Engineers (IEEE), 2014-03-21T13:45:01Z.
Subjects:
Online Access:Get fulltext
LEADER 03050 am a22004693u 4500
001 85863
042 |a dc 
100 1 0 |a Sun, Chen  |e author 
100 1 0 |a delete  |e contributor 
100 1 0 |a Massachusetts Institute of Technology. Computer Science and Artificial Intelligence Laboratory  |e contributor 
100 1 0 |a Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science  |e contributor 
100 1 0 |a Sun, Chen  |e contributor 
100 1 0 |a Chen, Chia-Hsin  |e contributor 
100 1 0 |a Kurian, George  |e contributor 
100 1 0 |a Wei, Lan  |e contributor 
100 1 0 |a Miller, Jason E.  |e contributor 
100 1 0 |a Agarwal, Anant  |e contributor 
100 1 0 |a Peh, Li-Shiuan  |e contributor 
100 1 0 |a Stojanovic, Vladimir  |e contributor 
700 1 0 |a Kurian, George  |e author 
700 1 0 |a Wei, Lan  |e author 
700 1 0 |a Agarwal, Anant  |e author 
700 1 0 |a Peh, Li-Shiuan  |e author 
700 1 0 |a Stojanovic, Vladimir  |e author 
700 1 0 |a Chen, Chia-Hsin  |e author 
700 1 0 |a Miller, Jason E.  |e author 
245 0 0 |a DSENT - A Tool Connecting Emerging Photonics with Electronics for Opto-Electronic Networks-on-Chip Modeling 
260 |b Institute of Electrical and Electronics Engineers (IEEE),   |c 2014-03-21T13:45:01Z. 
856 |z Get fulltext  |u http://hdl.handle.net/1721.1/85863 
520 |a With the rise of many-core chips that require substantial bandwidth from the network on chip (NoC), integrated photonic links have been investigated as a promising alternative to traditional electrical interconnects. While numerous opto-electronic NoCs have been proposed, evaluations of photonic architectures have thus-far had to use a number of simplifications, reflecting the need for a modeling tool that accurately captures the tradeoffs for the emerging technology and its impacts on the overall network. In this paper, we present DSENT, a NoC modeling tool for rapid design space exploration of electrical and opto-electrical networks. We explain our modeling framework and perform an energy-driven case study, focusing on electrical technology scaling, photonic parameters, and thermal tuning. Our results show the implications of different technology scenarios and, in particular, the need to reduce laser and thermal tuning power in a photonic network due to their non-data-dependent nature. 
520 |a United States. Defense Advanced Research Projects Agency 
520 |a National Science Foundation (U.S.) 
520 |a Focus Center Research Program 
520 |a Microelectronics Advanced Research Corporation (MARCO). Interconnect Focus Center 
520 |a Singapore-MIT Alliance for Research and Technology Center. Low Energy Electronic Systems 
520 |a United States. National Security Agency. Trusted Access Program Office 
520 |a Intel Corporation 
520 |a APIC Corporation 
520 |a MIT Center for Integrated Circuits and Systems 
546 |a en_US 
655 7 |a Article 
773 |t Proceedings of the 2012 IEEE/ACM Sixth International Symposium on Networks-on-Chip