|
|
|
|
LEADER |
01690 am a22002293u 4500 |
001 |
72197 |
042 |
|
|
|a dc
|
100 |
1 |
0 |
|a Chen, Fred Fu-Chin
|e author
|
100 |
1 |
0 |
|a Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science
|e contributor
|
100 |
1 |
0 |
|a Chandrakasan, Anantha P.
|e contributor
|
100 |
1 |
0 |
|a Chen, Fred Fu-Chin
|e contributor
|
100 |
1 |
0 |
|a Chandrakasan, Anantha P.
|e contributor
|
100 |
1 |
0 |
|a Stojanovic, Vladimir Marko
|e contributor
|
700 |
1 |
0 |
|a Chandrakasan, Anantha P.
|e author
|
700 |
1 |
0 |
|a Stojanovic, Vladimir Marko
|e author
|
245 |
0 |
0 |
|a A Low-power Area-efficient Switching Scheme for Charge-sharing DACs in SAR ADCs
|
260 |
|
|
|b Institute of Electrical and Electronics Engineers (IEEE),
|c 2012-08-17T19:03:06Z.
|
856 |
|
|
|z Get fulltext
|u http://hdl.handle.net/1721.1/72197
|
520 |
|
|
|a Analysis and experimental results for a new switching scheme and topology for charge sharing DACs used in successive approximation register (SAR) ADCs is presented. The characteristics of the SAR algorithm are exploited to develop a switching scheme that reduces the number of required unit capacitors by nearly an order of magnitude over conventional charge sharing DACs without the aid of any additional reference voltages. The proposed topology also enables a rail-to-rail voltage swing at the DAC output enabling a differential voltage input at the ADC of up to twice the supply voltage. An 8-bit SAR ADC using the proposed DAC is implemented in a 90nm CMOS process and consumes 700 nW at 0.7 V and 100 kS/s while occupying 0.0135 mm[superscript 2].
|
546 |
|
|
|a en_US
|
655 |
7 |
|
|a Article
|
773 |
|
|
|t 2010 IEEE Custom Integrated Circuits Conference (CICC)
|