All-Digital Circuits for Measurement of Spatial Variation in Digital Circuits
Increased variation in CMOS processes due to scaling results in greater reliance on accurate variation models in developing circuit methods to mitigate variation. This paper investigates spatial variation in digital circuit performance: we describe a test-chip in 90 nm CMOS containing all-digital me...
Main Authors: | Drego, Nigel A. (Contributor), Chandrakasan, Anantha P. (Contributor), Boning, Duane S. (Contributor) |
---|---|
Other Authors: | Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science (Contributor) |
Format: | Article |
Language: | English |
Published: |
Institute of Electrical and Electronics Engineers (IEEE),
2012-04-05T16:03:44Z.
|
Subjects: | |
Online Access: | Get fulltext |
Similar Items
-
Lack of spatial correlation in mosfet threshold voltage variation and implications for voltage scaling
by: Boning, Duane S., et al.
Published: (2010) -
Characterization and mitigation of process variation in digital circuits and systems
by: Drego, Nigel Anthony, 1980-
Published: (2010) -
A low-skew, low jitter receiver circuit for on-chip optical clock distribution
by: Drego, Nigel Anthony, 1980-
Published: (2014) -
An All-Digital Phase-Locked Loop for Digital Power Management Circuits
by: Yu-Ming Chung, et al.
Published: (2008) -
Wide Measurement Range and High Supply Voltage Variation Tolerance All-Digital On-Chip Delay Measurement Circuit Design
by: Shu-Syun Jhao, et al.
Published: (2014)