FPGA implementation a reconfigurable address generation unit for image processing applications

Nowadays, the DSP algorithms are being widely used in the world of digital image processing. Example of the DSP algorithms that used in image processing is 2D correlation, 2D convolution, fast Fourier transforms, FIR filter and etc. The performance of the DSP algorithm is highly depends on its proce...

Full description

Bibliographic Details
Main Author: Kok Horng, Kok Horng (Author)
Format: Thesis
Published: 2013-06.
Subjects:
Online Access:Get fulltext
LEADER 02038 am a22001573u 4500
001 36803
042 |a dc 
100 1 0 |a Kok Horng, Kok Horng  |e author 
245 0 0 |a FPGA implementation a reconfigurable address generation unit for image processing applications 
260 |c 2013-06. 
520 |a Nowadays, the DSP algorithms are being widely used in the world of digital image processing. Example of the DSP algorithms that used in image processing is 2D correlation, 2D convolution, fast Fourier transforms, FIR filter and etc. The performance of the DSP algorithm is highly depends on its processing speed and memory bandwidth. Those algorithms require intensive data manipulation and calculation happens in parallel. The DSP algorithms also require complex address pattern calculation. The DSP processor needs to handle the data processing and also complex address calculation in the same time. The complex address pattern calculation using RISC processor is not efficient and therefore slower down the overall memory access speed. Hence, a dedicated hardware blocks to perform the address generation is essential. Such hardware known as Address Generation Unit(AGU). The prior arts of AGU have limitations as some of the AGU do not able to handle image edge condition and data reuse. Besides that, the prior art of the AGU have not been verified in the actual SOC environment. In this project, a reconfigurable AGU that targeted for 2D correlation, sum of absolute difference and Finite Impulse Response (FIR) is proposed. The proposed AGU able to take care of the image edge conditions by padding it with edge pixels. The proposed AGU also being integrated into the Altera Avalon fabric and fully verified in Altera DE2-70 FPGA. It also shows 30% to 40% improvements in the performance at certain area. 
546 |a en 
650 0 4 |a TK Electrical engineering. Electronics Nuclear engineering 
655 7 |a Thesis 
787 0 |n http://eprints.utm.my/id/eprint/36803/ 
856 |z Get fulltext  |u http://eprints.utm.my/id/eprint/36803/5/KamKokHorngMFKE2013.pdf