A Computationally Efficient Pipelined Architecture for 1D/2D Lifting Based Forward and Inverse Discrete Wavelet Transform for CDF 5/3 Filter
In this study, a simple lifting based pipeline DWT (Discrete Wavelet Transform) architecture is proposed for the operation of the CDF 5/3 (Cohen-Daubechies-Feauveau 5/3) filter. This scalable architecture is faster and capable of fulfilling the transformation utilizing the parallel processing ope...
Main Author: | |
---|---|
Format: | Article |
Language: | English |
Published: |
Stefan cel Mare University of Suceava
2018-05-01
|
Series: | Advances in Electrical and Computer Engineering |
Subjects: | |
Online Access: | http://dx.doi.org/10.4316/AECE.2018.02003 |
id |
doaj-f882e8fc862946688a1b201d7d733b10 |
---|---|
record_format |
Article |
spelling |
doaj-f882e8fc862946688a1b201d7d733b102020-11-24T23:57:59ZengStefan cel Mare University of SuceavaAdvances in Electrical and Computer Engineering1582-74451844-76002018-05-01182172610.4316/AECE.2018.02003A Computationally Efficient Pipelined Architecture for 1D/2D Lifting Based Forward and Inverse Discrete Wavelet Transform for CDF 5/3 FilterCEKLI, S.In this study, a simple lifting based pipeline DWT (Discrete Wavelet Transform) architecture is proposed for the operation of the CDF 5/3 (Cohen-Daubechies-Feauveau 5/3) filter. This scalable architecture is faster and capable of fulfilling the transformation utilizing the parallel processing operation units. The symmetric boundary extension method is used at the signal boundaries to obtain the best result in the case of 1D/2D. The proposed architecture utilizes the hardware resources in a quite efficient way by means of the pipeline technique. The architectural design is constituted by using RTL (Register Transfer Level) design process and coded by the Verilog HDL. The proposed architecture is tested for several 1D/2D inputs to examine its operation. The related architecture is synthesized for the FPGA board to check the results. The reverse operation is fulfilled by using the same structure only by changing the shift amounts of the shifting units. The DWT coefficients are calculated on this architecture for the 1D/2D situation. The hardware resources are used effectively by utilizing the constituted architecture in folded structure in the 2D case. Satisfying results have been obtained when the different numbers of parallel processing units are utilized.http://dx.doi.org/10.4316/AECE.2018.02003digital systemsdiscrete wavelet transformsmultiprocessing systemspipeline processingprogrammable logic arrays |
collection |
DOAJ |
language |
English |
format |
Article |
sources |
DOAJ |
author |
CEKLI, S. |
spellingShingle |
CEKLI, S. A Computationally Efficient Pipelined Architecture for 1D/2D Lifting Based Forward and Inverse Discrete Wavelet Transform for CDF 5/3 Filter Advances in Electrical and Computer Engineering digital systems discrete wavelet transforms multiprocessing systems pipeline processing programmable logic arrays |
author_facet |
CEKLI, S. |
author_sort |
CEKLI, S. |
title |
A Computationally Efficient Pipelined Architecture for 1D/2D Lifting Based Forward and Inverse Discrete Wavelet Transform for CDF 5/3 Filter |
title_short |
A Computationally Efficient Pipelined Architecture for 1D/2D Lifting Based Forward and Inverse Discrete Wavelet Transform for CDF 5/3 Filter |
title_full |
A Computationally Efficient Pipelined Architecture for 1D/2D Lifting Based Forward and Inverse Discrete Wavelet Transform for CDF 5/3 Filter |
title_fullStr |
A Computationally Efficient Pipelined Architecture for 1D/2D Lifting Based Forward and Inverse Discrete Wavelet Transform for CDF 5/3 Filter |
title_full_unstemmed |
A Computationally Efficient Pipelined Architecture for 1D/2D Lifting Based Forward and Inverse Discrete Wavelet Transform for CDF 5/3 Filter |
title_sort |
computationally efficient pipelined architecture for 1d/2d lifting based forward and inverse discrete wavelet transform for cdf 5/3 filter |
publisher |
Stefan cel Mare University of Suceava |
series |
Advances in Electrical and Computer Engineering |
issn |
1582-7445 1844-7600 |
publishDate |
2018-05-01 |
description |
In this study, a simple lifting based pipeline DWT (Discrete Wavelet Transform) architecture
is proposed for the operation of the CDF 5/3 (Cohen-Daubechies-Feauveau 5/3) filter. This
scalable architecture is faster and capable of fulfilling the transformation utilizing the
parallel processing operation units. The symmetric boundary extension method is used at the
signal boundaries to obtain the best result in the case of 1D/2D. The proposed architecture
utilizes the hardware resources in a quite efficient way by means of the pipeline technique.
The architectural design is constituted by using RTL (Register Transfer Level) design process
and coded by the Verilog HDL. The proposed architecture is tested for several 1D/2D inputs to
examine its operation. The related architecture is synthesized for the FPGA board to check the
results. The reverse operation is fulfilled by using the same structure only by changing the
shift amounts of the shifting units. The DWT coefficients are calculated on this architecture
for the 1D/2D situation. The hardware resources are used effectively by utilizing the constituted
architecture in folded structure in the 2D case. Satisfying results have been obtained when the
different numbers of parallel processing units are utilized. |
topic |
digital systems discrete wavelet transforms multiprocessing systems pipeline processing programmable logic arrays |
url |
http://dx.doi.org/10.4316/AECE.2018.02003 |
work_keys_str_mv |
AT ceklis acomputationallyefficientpipelinedarchitecturefor1d2dliftingbasedforwardandinversediscretewavelettransformforcdf53filter AT ceklis computationallyefficientpipelinedarchitecturefor1d2dliftingbasedforwardandinversediscretewavelettransformforcdf53filter |
_version_ |
1725452522243489792 |