Exploring Adaptive Cache for Reconfigurable VLIW Processor
In this paper, we focus on a very long instruction word (VLIW) processor design that “shares” its cache blocks when switching to different performance modes to alleviate the aforementioned cold starts. The switching trigger cache resizing operations and improper use can lead to...
Main Authors: | Sensen Hu, Jing Haung |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2019-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/8725889/ |
Similar Items
-
Decision Tree-Based Adaptive Reconfigurable Cache Scheme
by: Wei Zhu, et al.
Published: (2021-06-01) -
Design of the distributed Cache for reconfigurable array processor
by: Jiang Lin, et al.
Published: (2018-12-01) -
Reconfigurable Cache Memory
by: Brewer, Jeffery Ramon
Published: (2009) -
Active management of Cache resources
by: Ramaswamy, Subramanian
Published: (2008) -
A New N-way Reconfigurable Data Cache Architecture for Embedded Systems
by: Bani, Ruchi Rastogi
Published: (2009)