High Efficiency Generalized Parallel Counters for Look-Up Table Based FPGAs
Generalized parallel counters (GPCs) are used in constructing high speed compressor trees. Prior work has focused on utilizing the fast carry chain and mapping the logic onto Look-Up Tables (LUTs). This mapping is not optimal in the sense that the LUT fabric is not fully utilized. This results in lo...
Main Authors: | Burhan Khurshid, Roohie Naaz Mir |
---|---|
Format: | Article |
Language: | English |
Published: |
Hindawi Limited
2015-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2015/518272 |
Similar Items
-
Comment on “High Efficiency Generalized Parallel Counters for Look-Up Table Based FPGAs”
by: Martin Kumm, et al.
Published: (2016-01-01) -
LUT Based Generalized Parallel Counters for State-of-art FPGAs
by: Burhan Khurshid
Published: (2017-06-01) -
Cost Effective Implementation of Fixed Point Adders for LUT based FPGAs using Technology Dependent Optimizations
by: Burhan Khurshid, et al.
Published: (2015-06-01) -
Achieving Performance Speed-up in FPGA Based Bit-Parallel Multipliers using Embedded Primitive and Macro support
by: Burhan Khurshid, et al.
Published: (2015-05-01) -
Studies on Logic Synthesis Methods for Look-Up Table based FPGAs
by: Yamashita, Shigeru
Published: (2011)