A 0.8 V 0.23 nW 1.5 ns Full-Swing Pass-Transistor XOR Gate in 130 nm CMOS
A power efficient circuit topology is proposed to implement a low-voltage CMOS 2-input pass-transistor XOR gate. This design aims to minimize power dissipation and reduce transistor count while at the same time reducing the propagation delay. The XOR gate utilizes six transistors to achieve a compa...
Main Authors: | Nabihah Ahmad, Rezaul Hasan |
---|---|
Format: | Article |
Language: | English |
Published: |
Hindawi Limited
2013-01-01
|
Series: | Active and Passive Electronic Components |
Online Access: | http://dx.doi.org/10.1155/2013/148518 |
Similar Items
-
Low power switched-resistor band-pass filter for neural recording channels in 130nm CMOS
by: Francesco Centurelli, et al.
Published: (2020-08-01) -
Caracterización de la transformación inducida por deformación plástica en aceros 0,23% C-1,11% Mn-0,23% Ni-0,68% Cr
by: Andrés Felipe Naranjo Zúñiga, et al.
Published: (2014-02-01) -
A 0.18-ns Response Time Digital LDO Regulator with Adaptive PI Controller in 180-nm CMOS
by: Shengping Lv, et al.
Published: (2021-07-01) -
Double-beta decay of $$^{130}\hbox {Te}$$ 130Te to the first $$0^+$$ 0+ excited state of $$^{130}\hbox {Xe}$$ 130Xe with CUORE-0
by: C. Alduino, et al.
Published: (2019-09-01) -
Double-beta decay of $$^{130}\hbox {Te}$$130Te to the first $$0^+$$0+ excited state of $$^{130}\hbox {Xe}$$130Xe with CUORE-0
by: Alduino, C., et al.
Published: (2021)