Soft Error Reliability Improvement of Digital Circuits by Exploiting a Fast Gate Sizing Scheme
Due to the reduction in device feature size and supply voltage, achieving soft error reliability in sub-micrometer digital circuits is becoming extremely challenging. We consider the problem of choosing the gate sizes in a combinational logic circuit in order to minimize the soft error rate (SER) of...
Main Authors: | Mohsen Raji, M. Amin Sabet, Behnam Ghavami |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2019-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/8726105/ |
Similar Items
-
A Cell Sizing Technique for Mitigating Logic Soft Errors in Gate-level Designs
by: KIM, J. T., et al.
Published: (2013-11-01) -
Soft-Error Vulnerability Estimation Approach Based on the SET Susceptibility of Each Gate
by: Fábio Batagin Armelin, et al.
Published: (2019-07-01) -
Circuit-level approaches to mitigate the process variability and soft errors in FinFET logic cells
by: Lackmann-Zimpeck, Alexandra
Published: (2019) -
Analysis and Mitigation of Multiple Radiation Induced Errors in Modern Circuits
by: Watkins, Adam
Published: (2016) -
Characterizing System-Level Masking Effects against Soft Errors
by: Yohan Ko
Published: (2021-09-01)