Comparison of LER Induced Mismatch in NWFET and NSFET for 5-nm CMOS

Nanosheet field-effect transistors (NSFETs) have emerged as a novel device replacement for sub-7nm CMOS technology nodes. However, due to smaller fin thickness (Tfin = 5nm), NSFETs are more vulnerable to the process-induced variations. Among various types of process-induced variations, Line edge rou...

Full description

Bibliographic Details
Main Authors: Chandan Kumar Jha, Pritam Yogi, Charu Gupta, Anshul Gupta, Reinaldo A. Vega, Abhisek Dixit
Format: Article
Language:English
Published: IEEE 2020-01-01
Series:IEEE Journal of the Electron Devices Society
Subjects:
Online Access:https://ieeexplore.ieee.org/document/9205251/
id doaj-db8c3b3bb6fc4c59b05c969bef027e09
record_format Article
spelling doaj-db8c3b3bb6fc4c59b05c969bef027e092021-03-29T18:52:01ZengIEEEIEEE Journal of the Electron Devices Society2168-67342020-01-0181184119210.1109/JEDS.2020.30265349205251Comparison of LER Induced Mismatch in NWFET and NSFET for 5-nm CMOSChandan Kumar Jha0https://orcid.org/0000-0001-9256-7634Pritam Yogi1Charu Gupta2https://orcid.org/0000-0002-8115-3548Anshul Gupta3https://orcid.org/0000-0002-9689-9270Reinaldo A. Vega4Abhisek Dixit5https://orcid.org/0000-0002-2244-1697Department of Electrical Engineering, IIT Delhi, New Delhi, IndiaDepartment of Electrical Engineering, IIT Delhi, New Delhi, IndiaDepartment of Electrical Engineering, IIT Delhi, New Delhi, IndiaDepartment of Electrical Engineering, IIT Delhi, New Delhi, IndiaSRDC, IBM Research, Albany, NY, USADepartment of Electrical Engineering, IIT Delhi, New Delhi, IndiaNanosheet field-effect transistors (NSFETs) have emerged as a novel device replacement for sub-7nm CMOS technology nodes. However, due to smaller fin thickness (Tfin = 5nm), NSFETs are more vulnerable to the process-induced variations. Among various types of process-induced variations, Line edge roughness (LER) is becoming a significant concern for multi-gate field-effect transistors (MugFETs) with smaller feature sizes. In this article, we have reported and compared the impact of LER on the electrical characteristics of NSFETs and nanowire field-effect transistors (NWFETs) for the sub-7nm technology node. We have generated a 3-D LER profile using 2-D Auto Covariance Function (ACVF) that considers two degrees of freedom for a realistic roughness analysis at advanced CMOS technology nodes. For a complete study of 3-D LER effect in NSFET, we have considered roughness along the nanosheet's sidewalls as well as top and bottom surfaces. We have shown using 3D TCAD simulations that the sidewall roughness in NSFETs contributes to a negligible mismatch in threshold voltage and ON current. The mismatch performance of NSFET is compared with that of the NWFET for sub-7nm technology node. NSFET appears to be more immune to mismatch in ON current than NWFETs considered in this work. On the other hand, as compared with NSFET, owing to its superior gate all-around control, the NWFET achieves lower mismatch in drain induced barrier lowering (DIBL) and subthreshold slope (SS) in presence of LER. In addition to this, FETs with different channel doping modes such as inversion (IM) and Junction less (JL) mode have been compared for their matching performance against 3-D LER. It can be concluded from the results that IM FETs are more immune to 3-D LER as compared to JL FETs.https://ieeexplore.ieee.org/document/9205251/Line edge roughnessmismatchnanosheet (NS)auto-covariance functionCMOS scaling
collection DOAJ
language English
format Article
sources DOAJ
author Chandan Kumar Jha
Pritam Yogi
Charu Gupta
Anshul Gupta
Reinaldo A. Vega
Abhisek Dixit
spellingShingle Chandan Kumar Jha
Pritam Yogi
Charu Gupta
Anshul Gupta
Reinaldo A. Vega
Abhisek Dixit
Comparison of LER Induced Mismatch in NWFET and NSFET for 5-nm CMOS
IEEE Journal of the Electron Devices Society
Line edge roughness
mismatch
nanosheet (NS)
auto-covariance function
CMOS scaling
author_facet Chandan Kumar Jha
Pritam Yogi
Charu Gupta
Anshul Gupta
Reinaldo A. Vega
Abhisek Dixit
author_sort Chandan Kumar Jha
title Comparison of LER Induced Mismatch in NWFET and NSFET for 5-nm CMOS
title_short Comparison of LER Induced Mismatch in NWFET and NSFET for 5-nm CMOS
title_full Comparison of LER Induced Mismatch in NWFET and NSFET for 5-nm CMOS
title_fullStr Comparison of LER Induced Mismatch in NWFET and NSFET for 5-nm CMOS
title_full_unstemmed Comparison of LER Induced Mismatch in NWFET and NSFET for 5-nm CMOS
title_sort comparison of ler induced mismatch in nwfet and nsfet for 5-nm cmos
publisher IEEE
series IEEE Journal of the Electron Devices Society
issn 2168-6734
publishDate 2020-01-01
description Nanosheet field-effect transistors (NSFETs) have emerged as a novel device replacement for sub-7nm CMOS technology nodes. However, due to smaller fin thickness (Tfin = 5nm), NSFETs are more vulnerable to the process-induced variations. Among various types of process-induced variations, Line edge roughness (LER) is becoming a significant concern for multi-gate field-effect transistors (MugFETs) with smaller feature sizes. In this article, we have reported and compared the impact of LER on the electrical characteristics of NSFETs and nanowire field-effect transistors (NWFETs) for the sub-7nm technology node. We have generated a 3-D LER profile using 2-D Auto Covariance Function (ACVF) that considers two degrees of freedom for a realistic roughness analysis at advanced CMOS technology nodes. For a complete study of 3-D LER effect in NSFET, we have considered roughness along the nanosheet's sidewalls as well as top and bottom surfaces. We have shown using 3D TCAD simulations that the sidewall roughness in NSFETs contributes to a negligible mismatch in threshold voltage and ON current. The mismatch performance of NSFET is compared with that of the NWFET for sub-7nm technology node. NSFET appears to be more immune to mismatch in ON current than NWFETs considered in this work. On the other hand, as compared with NSFET, owing to its superior gate all-around control, the NWFET achieves lower mismatch in drain induced barrier lowering (DIBL) and subthreshold slope (SS) in presence of LER. In addition to this, FETs with different channel doping modes such as inversion (IM) and Junction less (JL) mode have been compared for their matching performance against 3-D LER. It can be concluded from the results that IM FETs are more immune to 3-D LER as compared to JL FETs.
topic Line edge roughness
mismatch
nanosheet (NS)
auto-covariance function
CMOS scaling
url https://ieeexplore.ieee.org/document/9205251/
work_keys_str_mv AT chandankumarjha comparisonoflerinducedmismatchinnwfetandnsfetfor5nmcmos
AT pritamyogi comparisonoflerinducedmismatchinnwfetandnsfetfor5nmcmos
AT charugupta comparisonoflerinducedmismatchinnwfetandnsfetfor5nmcmos
AT anshulgupta comparisonoflerinducedmismatchinnwfetandnsfetfor5nmcmos
AT reinaldoavega comparisonoflerinducedmismatchinnwfetandnsfetfor5nmcmos
AT abhisekdixit comparisonoflerinducedmismatchinnwfetandnsfetfor5nmcmos
_version_ 1724196400702423040