A fully integral, differential, high-speed, low-power consumption CMOS recovery clock circuit

The clock recovery circuit (CRC) plays a fundamental role in electronic information recovery systems (hard disks, DVD and CD read/writeable units) and baseband digital communication systems in recovering the clock signal contained in the received data. This signal is necessary for synchronising subs...

Full description

Bibliographic Details
Main Authors: Daniel Pacheco Bautista, Francisco Rubén Castillo Soria, Mónico Linares Aranda, Manuel Salim Maza
Format: Article
Language:English
Published: Universidad Nacional de Colombia 2007-09-01
Series:Ingeniería e Investigación
Subjects:
PLL
VCO
Online Access:https://revistas.unal.edu.co/index.php/ingeinv/article/view/14847
Description
Summary:The clock recovery circuit (CRC) plays a fundamental role in electronic information recovery systems (hard disks, DVD and CD read/writeable units) and baseband digital communication systems in recovering the clock signal contained in the received data. This signal is necessary for synchronising subsequent information processing. Nowadays, this task is difficult to achieve because of the data’s random nature and its high transfer rate. This paper presents the design of a high-performance integral CMOS technology clock recovery circuit (CRC) wor-king at 1.2 Gbps and only consuming 17.4 mW using a 3.3V power supply. The circuit was fully differentially designed to obtain high performance. Circuit architecture was based on a conventional phase lock loop (PLL), current mode logic (MCML) and a novel two stage ring-based voltage controlled oscillator (VCO). The design used 0.35 μm CMOS AMS process parameters. Hspice simulation results proved the circuit’s high performance, achieving tracking in less than 300 ns.
ISSN:0120-5609
2248-8723