Coupled variable‐input LCG and clock divider‐based large period pseudo‐random bit generator on FPGA
Abstract The authors present a new method for the generation of pseudorandom bits, based on coupled variable input linear congruential generator (LCG) and a clock divider. To prevent the system from falling into short‐period orbits as well as increasing the randomness of the generated bit sequences,...
Main Authors: | Mangal D. Gupta, Rajeev K. Chauhan |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2021-09-01
|
Series: | IET Computers & Digital Techniques |
Online Access: | https://doi.org/10.1049/cdt2.12027 |
Similar Items
-
A Study on Performance Evaluation of Random Number Generation with an Enhanced LCG Pseudo Random Mechanism
by: Ho-Chia Lee, et al.
Published: (2010) -
Design of Pseudo-Random Bit Sequence Generator Circuits with Built-in Clock
by: 陳泓志
Published: (2017) -
Optimizing Provisioning of LCG Software Stacks with Kubernetes
by: Bachmann Richard, et al.
Published: (2020-01-01) -
A Study on Performance of Advanced LCG Virtual Random Number Generator
by: LIN, SHENG-HSIANG, et al.
Published: (2018) -
Nonlinear Random Number Generator-Using Exclusive OR to Combine LCG with MRG
by: Wei-Ti Lin, et al.
Published: (2010)