Performance Optimization of 1-bit Full Adder Cell based on CNTFET Transistor
The full adder is a key component for many digital circuits like microprocessors or digital signal processors. Its main utilization is to perform logical and arithmetic operations. This has empowered the designers to continuously optimize this circuit and ameliorate its characteristics like robustne...
Main Authors: | H. Ghabri, D. Ben Issa, H. Samet |
---|---|
Format: | Article |
Language: | English |
Published: |
D. G. Pylarinos
2019-12-01
|
Series: | Engineering, Technology & Applied Science Research |
Subjects: | |
Online Access: | https://etasr.com/index.php/ETASR/article/view/3156 |
Similar Items
-
CNTFET BASED NOVEL 14T ADDER CELL FOR LOW POWER COMPUTATION
by: Balaji Ramakrishna S, et al.
Published: (2017-10-01) -
CNTFET BASED NOVEL 14T ADDER CELL FOR LOW POWER COMPUTATION
by: Balaji Ramakrishna S, et al.
Published: (2017-10-01) -
Comprehensive study of 1-Bit full adder cells: review, performance comparison and scalability analysis
by: Mehedi Hasan, et al.
Published: (2021-05-01) -
A Systematic Method to Design Efficient Ternary High Performance CNTFET-Based Logic Cells
by: Arezoo Dabaghi Zarandi, et al.
Published: (2020-01-01) -
Analysis of Adiabatic Hybrid Full Adder and 32-Bit Adders for Portable Mobile Applications
by: T. Suguna, et al.
Published: (2020-04-01)