A low power and soft error resilience guard‐gated Quartro‐based flip‐flop in 45 nm CMOS technology
Abstract Conventional flip‐flops are more vulnerable to particle strikes in a radiation environment. To overcome this disadvantage, in the literature, many radiation‐hardened flip‐flops (FFs) based on techniques like triple modular redundancy, dual interlocked cell, Quatro and guard‐gated Quatro cel...
Main Authors: | , , , , |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2021-09-01
|
Series: | IET Circuits, Devices and Systems |
Online Access: | https://doi.org/10.1049/cds2.12052 |
id |
doaj-b233884fbcd6433dac772d126fa8d4c1 |
---|---|
record_format |
Article |
spelling |
doaj-b233884fbcd6433dac772d126fa8d4c12021-08-17T15:03:42ZengWileyIET Circuits, Devices and Systems1751-858X1751-85982021-09-0115657158010.1049/cds2.12052A low power and soft error resilience guard‐gated Quartro‐based flip‐flop in 45 nm CMOS technologySabavat Satheesh Kumar0Kumaravel Sundaram1Sanjeevikumar Padmanaban2Jens Bo Holm‐Nielsen3Frede Blaabjerg4School of Electronics Engineering Vellore Institute of Technology Vellore IndiaSchool of Electronics Engineering Vellore Institute of Technology Vellore IndiaDepartment of Energy Technology Center for Bioenergy and Green Engineering Aalborg University Esbjerg DenmarkDepartment of Energy Technology Center for Bioenergy and Green Engineering Aalborg University Esbjerg DenmarkDepartment of Energy Technology Center of Reliable Power Electronics Aalborg University Aalborg DenmarkAbstract Conventional flip‐flops are more vulnerable to particle strikes in a radiation environment. To overcome this disadvantage, in the literature, many radiation‐hardened flip‐flops (FFs) based on techniques like triple modular redundancy, dual interlocked cell, Quatro and guard‐gated Quatro cell, and so on, are discussed. The flip‐flop realized using radiation hardened by design Quatro cell is named as the improved version of Quatro flip‐flop (IVQFF). Single event upset (SEU) at inverter stages of master/slave and at output are the two drawbacks of IVQFF. This study proposes a guard‐gated Quatro FF (GQFF) using guard‐gated Quatro cell and Muller C‐element. To overcome the SEU at inverter stages of IVQFF, in GQFF, the inverter stages are realized in a parallel fashion. A dual‐input Muller C‐element is connected to the GQFF output stage to mask the SEU and thus maintain the correct output. The proposed GQFF tolerates both single node upset (SNU) and double node upset (DNU). It also achieves low power. To prove the efficacy, GQFF and the existing FFs are implemented in 45 nm Complementary Metal Oxide Semiconductor (CMOS) technology. From the simulation results, it may be noted that the GQFF is 100% immune to SNUs and 50% immune to DNUs.https://doi.org/10.1049/cds2.12052 |
collection |
DOAJ |
language |
English |
format |
Article |
sources |
DOAJ |
author |
Sabavat Satheesh Kumar Kumaravel Sundaram Sanjeevikumar Padmanaban Jens Bo Holm‐Nielsen Frede Blaabjerg |
spellingShingle |
Sabavat Satheesh Kumar Kumaravel Sundaram Sanjeevikumar Padmanaban Jens Bo Holm‐Nielsen Frede Blaabjerg A low power and soft error resilience guard‐gated Quartro‐based flip‐flop in 45 nm CMOS technology IET Circuits, Devices and Systems |
author_facet |
Sabavat Satheesh Kumar Kumaravel Sundaram Sanjeevikumar Padmanaban Jens Bo Holm‐Nielsen Frede Blaabjerg |
author_sort |
Sabavat Satheesh Kumar |
title |
A low power and soft error resilience guard‐gated Quartro‐based flip‐flop in 45 nm CMOS technology |
title_short |
A low power and soft error resilience guard‐gated Quartro‐based flip‐flop in 45 nm CMOS technology |
title_full |
A low power and soft error resilience guard‐gated Quartro‐based flip‐flop in 45 nm CMOS technology |
title_fullStr |
A low power and soft error resilience guard‐gated Quartro‐based flip‐flop in 45 nm CMOS technology |
title_full_unstemmed |
A low power and soft error resilience guard‐gated Quartro‐based flip‐flop in 45 nm CMOS technology |
title_sort |
low power and soft error resilience guard‐gated quartro‐based flip‐flop in 45 nm cmos technology |
publisher |
Wiley |
series |
IET Circuits, Devices and Systems |
issn |
1751-858X 1751-8598 |
publishDate |
2021-09-01 |
description |
Abstract Conventional flip‐flops are more vulnerable to particle strikes in a radiation environment. To overcome this disadvantage, in the literature, many radiation‐hardened flip‐flops (FFs) based on techniques like triple modular redundancy, dual interlocked cell, Quatro and guard‐gated Quatro cell, and so on, are discussed. The flip‐flop realized using radiation hardened by design Quatro cell is named as the improved version of Quatro flip‐flop (IVQFF). Single event upset (SEU) at inverter stages of master/slave and at output are the two drawbacks of IVQFF. This study proposes a guard‐gated Quatro FF (GQFF) using guard‐gated Quatro cell and Muller C‐element. To overcome the SEU at inverter stages of IVQFF, in GQFF, the inverter stages are realized in a parallel fashion. A dual‐input Muller C‐element is connected to the GQFF output stage to mask the SEU and thus maintain the correct output. The proposed GQFF tolerates both single node upset (SNU) and double node upset (DNU). It also achieves low power. To prove the efficacy, GQFF and the existing FFs are implemented in 45 nm Complementary Metal Oxide Semiconductor (CMOS) technology. From the simulation results, it may be noted that the GQFF is 100% immune to SNUs and 50% immune to DNUs. |
url |
https://doi.org/10.1049/cds2.12052 |
work_keys_str_mv |
AT sabavatsatheeshkumar alowpowerandsofterrorresilienceguardgatedquartrobasedflipflopin45nmcmostechnology AT kumaravelsundaram alowpowerandsofterrorresilienceguardgatedquartrobasedflipflopin45nmcmostechnology AT sanjeevikumarpadmanaban alowpowerandsofterrorresilienceguardgatedquartrobasedflipflopin45nmcmostechnology AT jensboholmnielsen alowpowerandsofterrorresilienceguardgatedquartrobasedflipflopin45nmcmostechnology AT fredeblaabjerg alowpowerandsofterrorresilienceguardgatedquartrobasedflipflopin45nmcmostechnology AT sabavatsatheeshkumar lowpowerandsofterrorresilienceguardgatedquartrobasedflipflopin45nmcmostechnology AT kumaravelsundaram lowpowerandsofterrorresilienceguardgatedquartrobasedflipflopin45nmcmostechnology AT sanjeevikumarpadmanaban lowpowerandsofterrorresilienceguardgatedquartrobasedflipflopin45nmcmostechnology AT jensboholmnielsen lowpowerandsofterrorresilienceguardgatedquartrobasedflipflopin45nmcmostechnology AT fredeblaabjerg lowpowerandsofterrorresilienceguardgatedquartrobasedflipflopin45nmcmostechnology |
_version_ |
1721204232029208576 |