Hardware implementation of antenna array system for maximum SLL reduction

Side lobe level (SLL) reduction has a great importance in recent communication systems. It is considered as one of the most important applications of digital beamforming since it reduces the effect of interference arriving outside the main lobe. This interference reduction increases the capacity of...

Full description

Bibliographic Details
Main Authors: Amr H. Hussein, Mohamed A. Metawe'e, Haythem H. Abdullah
Format: Article
Language:English
Published: Elsevier 2017-06-01
Series:Engineering Science and Technology, an International Journal
Subjects:
Online Access:http://www.sciencedirect.com/science/article/pii/S2215098616308989
id doaj-ad4633bb516e4033888b8b1926ca7e3b
record_format Article
spelling doaj-ad4633bb516e4033888b8b1926ca7e3b2020-11-25T01:09:32ZengElsevierEngineering Science and Technology, an International Journal2215-09862017-06-0120396597210.1016/j.jestch.2016.11.014Hardware implementation of antenna array system for maximum SLL reductionAmr H. Hussein0Mohamed A. Metawe'e1Haythem H. Abdullah2Electronics and Electrical Communications Engineering Dept., Faculty of Engineering, Tanta University, Tanta, EgyptCommunications and Computer Engineering Dept., Faculty of Engineering, Delta University for Science & Technology, Gamasa, EgyptElectronics Research Institute, Dokki, Giza, EgyptSide lobe level (SLL) reduction has a great importance in recent communication systems. It is considered as one of the most important applications of digital beamforming since it reduces the effect of interference arriving outside the main lobe. This interference reduction increases the capacity of the communication systems. In this paper, the hardware implementation of an antenna array system for SLL reduction is introduced using microstrip technology. The proposed antenna array system consists of two main parts, the antenna array, and its feeding network. Power dividers play a vital role in various radio frequency and communication applications. A power divider can be utilized as a feeding network of an antenna array. For the synthesis of a radiation pattern, an unequal-split power divider is required. A new design for a four ports unequal circular sector power divider and its application to antenna array SLL reduction is introduced. The amplitude and phase of the signals emerging from each power divider branch are adjusted using stub and inset matching techniques. These matching techniques are used to adjust the branches impedances according to the desired power ratio. The design of the antenna array and the power divider are made using the software package CST MICROWAVE STUDIO. The power divider is realized on Rogers R03010 substrate with dielectric constant εr=10.2, loss tangent of 0.0035, and height h=1.28mm. In addition, a design for ultra-wide band (UWB) antenna element and array are introduced. The antenna elements and the array are realized on the FR4 (lossy) substrate with dielectric constant εr=4.5, loss tangent of 0.025, and height h=1.5mm. The fabrication is done using thin film technology and photolithographic technique. The experimental measurements are done using the vector network analyzer (VNA HP8719Es). Good agreement is found between the measurements and the simulation results.http://www.sciencedirect.com/science/article/pii/S2215098616308989Antenna arrayBeamformingPower dividerSide lobe level
collection DOAJ
language English
format Article
sources DOAJ
author Amr H. Hussein
Mohamed A. Metawe'e
Haythem H. Abdullah
spellingShingle Amr H. Hussein
Mohamed A. Metawe'e
Haythem H. Abdullah
Hardware implementation of antenna array system for maximum SLL reduction
Engineering Science and Technology, an International Journal
Antenna array
Beamforming
Power divider
Side lobe level
author_facet Amr H. Hussein
Mohamed A. Metawe'e
Haythem H. Abdullah
author_sort Amr H. Hussein
title Hardware implementation of antenna array system for maximum SLL reduction
title_short Hardware implementation of antenna array system for maximum SLL reduction
title_full Hardware implementation of antenna array system for maximum SLL reduction
title_fullStr Hardware implementation of antenna array system for maximum SLL reduction
title_full_unstemmed Hardware implementation of antenna array system for maximum SLL reduction
title_sort hardware implementation of antenna array system for maximum sll reduction
publisher Elsevier
series Engineering Science and Technology, an International Journal
issn 2215-0986
publishDate 2017-06-01
description Side lobe level (SLL) reduction has a great importance in recent communication systems. It is considered as one of the most important applications of digital beamforming since it reduces the effect of interference arriving outside the main lobe. This interference reduction increases the capacity of the communication systems. In this paper, the hardware implementation of an antenna array system for SLL reduction is introduced using microstrip technology. The proposed antenna array system consists of two main parts, the antenna array, and its feeding network. Power dividers play a vital role in various radio frequency and communication applications. A power divider can be utilized as a feeding network of an antenna array. For the synthesis of a radiation pattern, an unequal-split power divider is required. A new design for a four ports unequal circular sector power divider and its application to antenna array SLL reduction is introduced. The amplitude and phase of the signals emerging from each power divider branch are adjusted using stub and inset matching techniques. These matching techniques are used to adjust the branches impedances according to the desired power ratio. The design of the antenna array and the power divider are made using the software package CST MICROWAVE STUDIO. The power divider is realized on Rogers R03010 substrate with dielectric constant εr=10.2, loss tangent of 0.0035, and height h=1.28mm. In addition, a design for ultra-wide band (UWB) antenna element and array are introduced. The antenna elements and the array are realized on the FR4 (lossy) substrate with dielectric constant εr=4.5, loss tangent of 0.025, and height h=1.5mm. The fabrication is done using thin film technology and photolithographic technique. The experimental measurements are done using the vector network analyzer (VNA HP8719Es). Good agreement is found between the measurements and the simulation results.
topic Antenna array
Beamforming
Power divider
Side lobe level
url http://www.sciencedirect.com/science/article/pii/S2215098616308989
work_keys_str_mv AT amrhhussein hardwareimplementationofantennaarraysystemformaximumsllreduction
AT mohamedametawee hardwareimplementationofantennaarraysystemformaximumsllreduction
AT haythemhabdullah hardwareimplementationofantennaarraysystemformaximumsllreduction
_version_ 1725178252897550336