Stochastic Computing Improves the Timing-Error Tolerance and Latency of Turbo Decoders: Design Guidelines and Tradeoffs
Stochastic computing has been recently proposed for the hardware implementation of both low-density parity-check (LDPC) decoders and turbo decoders, which facilitate near-optimal error correction capabilities in wireless communication applications. Previous contributions have demonstrated that stoch...
Main Authors: | Isaac Perez-Andrade, Shida Zhong, Robert G. Maunder, Bashir M. Al-Hashimi, Lajos Hanzo |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2016-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/7403849/ |
Similar Items
-
Stochastic computing improves the timing-error tolerance and latency of turbo decoders: design guidelines and trade-offs
by: Perez-Andrade, Isaac, et al.
Published: (2016) -
A low-complexity turbo decoder architecture for energy-efficient wireless sensor networks
by: Li, Liang, et al.
Published: (2013) -
VLSI Implementation of Fully Parallel LTE Turbo Decoders
by: An Li, et al.
Published: (2016-01-01) -
VLSI implementation of fully-parallel LTE turbo decoders
by: Li, An, et al.
Published: (2016) -
Implementation of a Fully-Parallel Turbo Decoder on a General-Purpose Graphics Processing Unit
by: An Li, et al.
Published: (2016-01-01)