Implementation of T-box/T-1-Box Based AES Design on Latest Xilinx FPGA
This work presents an efficient implementation of the AES (Advance Encryption Standard) based on Tbox/T-1-box design for both the encryption and decryption on FPGA (Field Programmable Gate Array). The proposed architecture not only make efficient use of full capacity of dedicated 32 Kb BRAM (Block R...
Main Authors: | Dur-e-Shahwar Kundi, Arshad Aziz |
---|---|
Format: | Article |
Language: | English |
Published: |
Mehran University of Engineering and Technology
2015-10-01
|
Series: | Mehran University Research Journal of Engineering and Technology |
Subjects: | |
Online Access: | http://publications.muet.edu.pk/research_papers/pdf/pdf1153.pdf |
Similar Items
-
Energy Efficiency Analysis and Implementation of AES on an FPGA
by: Kenney, David
Published: (2009) -
Energy Efficiency Analysis and Implementation of AES on an FPGA
by: Kenney, David
Published: (2009) -
A Novel Algebraic Technique for Design of Computational Substitution-Boxes Using Action of Matrices on Galois Field
by: Nasir Siddiqui, et al.
Published: (2020-01-01) -
FPGA implementation of hardware architecture with AES encryptor using sub-pipelined S-box techniques for compact applications
by: C. Arul Murugan, et al.
Published: (2020-10-01) -
10 Clock-Periods Pipelined Implementation of AES-128 Encryption-Decryption Algorithm up to 28 Gbit/s Real Throughput by Xilinx Zynq UltraScale+ MPSoC ZCU102 Platform
by: Paolo Visconti, et al.
Published: (2020-10-01)