On Improving the Performance of Dynamic DCVSL Circuits
This contribution aims at improving the performance of Dynamic Differential Cascode Voltage Switch Logic (Dy-DCVSL) and Enhanced Dynamic Differential Cascode Voltage Switch Logic (EDCVSL) and suggests three architectures for the same. The first architecture uses transmission gates (TG) to reduce the...
Main Authors: | , , , , |
---|---|
Format: | Article |
Language: | English |
Published: |
Hindawi Limited
2017-01-01
|
Series: | Journal of Electrical and Computer Engineering |
Online Access: | http://dx.doi.org/10.1155/2017/8207104 |
id |
doaj-87671020fa8d4a03bf5316fddc82b381 |
---|---|
record_format |
Article |
spelling |
doaj-87671020fa8d4a03bf5316fddc82b3812021-07-02T01:37:34ZengHindawi LimitedJournal of Electrical and Computer Engineering2090-01472090-01552017-01-01201710.1155/2017/82071048207104On Improving the Performance of Dynamic DCVSL CircuitsPratibha Bajpai0Neeta Pandey1Kirti Gupta2Shrey Bagga3Jeebananda Panda4Department of Electronics and Communication Engineering, Delhi Technological University, Delhi, IndiaDepartment of Electronics and Communication Engineering, Delhi Technological University, Delhi, IndiaDepartment of Electronics and Communication Engineering, Bharati Vidyapeeth’s College of Engineering, Delhi, IndiaDepartment of Electronics and Communication Engineering, Bharati Vidyapeeth’s College of Engineering, Delhi, IndiaDepartment of Electronics and Communication Engineering, Delhi Technological University, Delhi, IndiaThis contribution aims at improving the performance of Dynamic Differential Cascode Voltage Switch Logic (Dy-DCVSL) and Enhanced Dynamic Differential Cascode Voltage Switch Logic (EDCVSL) and suggests three architectures for the same. The first architecture uses transmission gates (TG) to reduce the logic tree depth and width, which results in speed improvement. As leakage is a dominant issue in lower technology nodes, the second architecture is proposed by adapting the leakage control technique (LECTOR) in Dy-DCVSL and EDCVSL. The third proposed architecture combines features of both the first and the second architectures. The operation of the proposed architectures has been verified through extensive simulations with different CMOS submicron technology nodes (90 nm, 65 nm, and 45 nm). The delay of the gates based on the first architecture remains almost the same for different functionalities. It is also observed that Dy-DCVSL gates are 1.6 to 1.4 times faster than their conventional counterpart. The gates based on the second architecture show a maximum of 74.3% leakage power reduction. Also, it is observed that the percentage of reduction in leakage power increases with technology scaling. Lastly, the gates based on the third architecture achieve similar leakage power reduction values to the second one but are not able to exhibit the same speed advantage as achieved with the first architecture.http://dx.doi.org/10.1155/2017/8207104 |
collection |
DOAJ |
language |
English |
format |
Article |
sources |
DOAJ |
author |
Pratibha Bajpai Neeta Pandey Kirti Gupta Shrey Bagga Jeebananda Panda |
spellingShingle |
Pratibha Bajpai Neeta Pandey Kirti Gupta Shrey Bagga Jeebananda Panda On Improving the Performance of Dynamic DCVSL Circuits Journal of Electrical and Computer Engineering |
author_facet |
Pratibha Bajpai Neeta Pandey Kirti Gupta Shrey Bagga Jeebananda Panda |
author_sort |
Pratibha Bajpai |
title |
On Improving the Performance of Dynamic DCVSL Circuits |
title_short |
On Improving the Performance of Dynamic DCVSL Circuits |
title_full |
On Improving the Performance of Dynamic DCVSL Circuits |
title_fullStr |
On Improving the Performance of Dynamic DCVSL Circuits |
title_full_unstemmed |
On Improving the Performance of Dynamic DCVSL Circuits |
title_sort |
on improving the performance of dynamic dcvsl circuits |
publisher |
Hindawi Limited |
series |
Journal of Electrical and Computer Engineering |
issn |
2090-0147 2090-0155 |
publishDate |
2017-01-01 |
description |
This contribution aims at improving the performance of Dynamic Differential Cascode Voltage Switch Logic (Dy-DCVSL) and Enhanced Dynamic Differential Cascode Voltage Switch Logic (EDCVSL) and suggests three architectures for the same. The first architecture uses transmission gates (TG) to reduce the logic tree depth and width, which results in speed improvement. As leakage is a dominant issue in lower technology nodes, the second architecture is proposed by adapting the leakage control technique (LECTOR) in Dy-DCVSL and EDCVSL. The third proposed architecture combines features of both the first and the second architectures. The operation of the proposed architectures has been verified through extensive simulations with different CMOS submicron technology nodes (90 nm, 65 nm, and 45 nm). The delay of the gates based on the first architecture remains almost the same for different functionalities. It is also observed that Dy-DCVSL gates are 1.6 to 1.4 times faster than their conventional counterpart. The gates based on the second architecture show a maximum of 74.3% leakage power reduction. Also, it is observed that the percentage of reduction in leakage power increases with technology scaling. Lastly, the gates based on the third architecture achieve similar leakage power reduction values to the second one but are not able to exhibit the same speed advantage as achieved with the first architecture. |
url |
http://dx.doi.org/10.1155/2017/8207104 |
work_keys_str_mv |
AT pratibhabajpai onimprovingtheperformanceofdynamicdcvslcircuits AT neetapandey onimprovingtheperformanceofdynamicdcvslcircuits AT kirtigupta onimprovingtheperformanceofdynamicdcvslcircuits AT shreybagga onimprovingtheperformanceofdynamicdcvslcircuits AT jeebanandapanda onimprovingtheperformanceofdynamicdcvslcircuits |
_version_ |
1721344638338465792 |