Optimization of Lookup Schemes for Flow-Based Packet Classification on FPGAs
Packet classification has become a key processing function to enable future flow-based networking schemes. As network capacity increases and new services are deployed, both high throughput and reconfigurability are required for packet classification architectures. FPGA technology can provide the bes...
Main Authors: | , |
---|---|
Format: | Article |
Language: | English |
Published: |
Hindawi Limited
2015-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2015/673596 |
id |
doaj-860b25ee2cc64e3195b692f7f9234948 |
---|---|
record_format |
Article |
spelling |
doaj-860b25ee2cc64e3195b692f7f92349482020-11-24T20:45:13ZengHindawi LimitedInternational Journal of Reconfigurable Computing1687-71951687-72092015-01-01201510.1155/2015/673596673596Optimization of Lookup Schemes for Flow-Based Packet Classification on FPGAsCarlos A. Zerbini0Jorge M. Finochietto1Laboratorio de Comunicaciones Digitales, Universidad Nacional de Córdoba and Consejo Nacional de Investigaciones Científicas y Técnicas (CONICET), 5000 Córdoba, ArgentinaLaboratorio de Comunicaciones Digitales, Universidad Nacional de Córdoba and Consejo Nacional de Investigaciones Científicas y Técnicas (CONICET), 5000 Córdoba, ArgentinaPacket classification has become a key processing function to enable future flow-based networking schemes. As network capacity increases and new services are deployed, both high throughput and reconfigurability are required for packet classification architectures. FPGA technology can provide the best trade-off among them. However, to date, lookup stages have been mostly developed as independent schemes from the classification stage, which makes their efficient integration on FPGAs difficult. In this context, we propose a new interpretation of the lookup problem in the general context of packet classification, which enables comparing existing lookup schemes on a common basis. From this analysis, we recognize new opportunities for optimization of lookup schemes and their associated classification schemes on FPGA. In particular, we focus on the most appropriate candidate for future networking needs and propose optimizations for it. To validate our analysis, we provide estimation and implementation results for typical lookup architectures on FPGA and observe their convenience for different lookup and classification cases, demonstrating the benefits of our proposed optimization.http://dx.doi.org/10.1155/2015/673596 |
collection |
DOAJ |
language |
English |
format |
Article |
sources |
DOAJ |
author |
Carlos A. Zerbini Jorge M. Finochietto |
spellingShingle |
Carlos A. Zerbini Jorge M. Finochietto Optimization of Lookup Schemes for Flow-Based Packet Classification on FPGAs International Journal of Reconfigurable Computing |
author_facet |
Carlos A. Zerbini Jorge M. Finochietto |
author_sort |
Carlos A. Zerbini |
title |
Optimization of Lookup Schemes for Flow-Based Packet Classification on FPGAs |
title_short |
Optimization of Lookup Schemes for Flow-Based Packet Classification on FPGAs |
title_full |
Optimization of Lookup Schemes for Flow-Based Packet Classification on FPGAs |
title_fullStr |
Optimization of Lookup Schemes for Flow-Based Packet Classification on FPGAs |
title_full_unstemmed |
Optimization of Lookup Schemes for Flow-Based Packet Classification on FPGAs |
title_sort |
optimization of lookup schemes for flow-based packet classification on fpgas |
publisher |
Hindawi Limited |
series |
International Journal of Reconfigurable Computing |
issn |
1687-7195 1687-7209 |
publishDate |
2015-01-01 |
description |
Packet classification has become a key processing
function to enable future flow-based networking schemes. As
network capacity increases and new services are deployed, both
high throughput and reconfigurability are required for
packet classification architectures. FPGA technology can provide
the best trade-off among them. However, to date, lookup
stages have been mostly developed as independent schemes
from the classification stage, which makes their efficient integration on FPGAs difficult. In this context, we propose a new
interpretation of the lookup problem in the general context of
packet classification, which enables comparing existing lookup
schemes on a common basis. From this analysis, we recognize
new opportunities for optimization of lookup schemes and their
associated classification schemes on FPGA. In particular, we
focus on the most appropriate candidate for future networking
needs and propose optimizations for it. To validate our analysis,
we provide estimation and implementation results for typical
lookup architectures on FPGA and observe their convenience
for different lookup and classification cases, demonstrating the
benefits of our proposed optimization. |
url |
http://dx.doi.org/10.1155/2015/673596 |
work_keys_str_mv |
AT carlosazerbini optimizationoflookupschemesforflowbasedpacketclassificationonfpgas AT jorgemfinochietto optimizationoflookupschemesforflowbasedpacketclassificationonfpgas |
_version_ |
1716815036184264704 |