Low-power adiabatic 9T static random access memory
In this paper, the authors propose a novel static random access memory (SRAM) that employs the adiabatic logic principle. To reduce energy dissipation, the proposed adiabatic SRAM is driven by two trapezoidal-wave pulses. The cell structure of the proposed SRAM has two high-value resistors based on...
Main Authors: | Yasuhiro Takahashi, Nazrul Anuar Nayan, Toshikazu Sekine, Michio Yokoyama |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2014-06-01
|
Series: | The Journal of Engineering |
Subjects: | |
Online Access: | http://digital-library.theiet.org/content/journals/10.1049/joe.2014.0009 |
Similar Items
-
Design of Programmable LED Controller with a Variable Current Source for 3D Image Display
by: Kyung-Ryang Lee, et al.
Published: (2014-12-01) -
PERFORMANCE ANALYSIS OF ADIABATIC TECHNIQUES USING FULL ADDER FOR EFFICIENT POWER DISSIPATION
by: C. Venkatesh, et al.
Published: (2018-04-01) -
Analyzing Sub-Threshold Bitcell Topologies and the Effects of Assist Methods on SRAM V<sub>MIN</sub>
by: James Boley, et al.
Published: (2012-04-01) -
Ultra Low Power Symmetric Pass Gate Adiabatic Logic with CNTFET for Secure IoT Applications
by: S. Mirzakuchaki, et al.
Published: (2019-06-01) -
Ultra Low Power Adiabatic Logic Using Diode Connected DC Biased PFAL Logic
by: Akash Agrawal, et al.
Published: (2017-01-01)