NULL Convention Floating Point Multiplier
Floating point multiplication is a critical part in high dynamic range and computational intensive digital signal processing applications which require high precision and low power. This paper presents the design of an IEEE 754 single precision floating point multiplier using asynchronous NULL conve...
Main Authors: | , |
---|---|
Format: | Article |
Language: | English |
Published: |
Hindawi Limited
2015-01-01
|
Series: | The Scientific World Journal |
Online Access: | http://dx.doi.org/10.1155/2015/749569 |
id |
doaj-72983ecd93af426cbd1f96dd611c67b2 |
---|---|
record_format |
Article |
spelling |
doaj-72983ecd93af426cbd1f96dd611c67b22020-11-25T01:27:46ZengHindawi LimitedThe Scientific World Journal2356-61401537-744X2015-01-01201510.1155/2015/749569749569NULL Convention Floating Point MultiplierAnitha Juliette Albert0Seshasayanan Ramachandran1Centre for Research, Anna University, Chennai, Tamilnadu 600025, IndiaFaculty of Information and Communication Engineering, College of Engineering, Anna University, Chennai, Tamilnadu 600025, IndiaFloating point multiplication is a critical part in high dynamic range and computational intensive digital signal processing applications which require high precision and low power. This paper presents the design of an IEEE 754 single precision floating point multiplier using asynchronous NULL convention logic paradigm. Rounding has not been implemented to suit high precision applications. The novelty of the research is that it is the first ever NULL convention logic multiplier, designed to perform floating point multiplication. The proposed multiplier offers substantial decrease in power consumption when compared with its synchronous version. Performance attributes of the NULL convention logic floating point multiplier, obtained from Xilinx simulation and Cadence, are compared with its equivalent synchronous implementation.http://dx.doi.org/10.1155/2015/749569 |
collection |
DOAJ |
language |
English |
format |
Article |
sources |
DOAJ |
author |
Anitha Juliette Albert Seshasayanan Ramachandran |
spellingShingle |
Anitha Juliette Albert Seshasayanan Ramachandran NULL Convention Floating Point Multiplier The Scientific World Journal |
author_facet |
Anitha Juliette Albert Seshasayanan Ramachandran |
author_sort |
Anitha Juliette Albert |
title |
NULL Convention Floating Point Multiplier |
title_short |
NULL Convention Floating Point Multiplier |
title_full |
NULL Convention Floating Point Multiplier |
title_fullStr |
NULL Convention Floating Point Multiplier |
title_full_unstemmed |
NULL Convention Floating Point Multiplier |
title_sort |
null convention floating point multiplier |
publisher |
Hindawi Limited |
series |
The Scientific World Journal |
issn |
2356-6140 1537-744X |
publishDate |
2015-01-01 |
description |
Floating point multiplication is a critical part in high dynamic range and computational intensive digital signal processing applications which require high precision and low power. This paper presents the design of an IEEE 754 single precision floating point multiplier using asynchronous NULL convention logic paradigm. Rounding has not been implemented to suit high precision applications. The novelty of the research is that it is the first ever NULL convention logic multiplier, designed to perform floating point multiplication. The proposed multiplier offers substantial decrease in power consumption when compared with its synchronous version. Performance attributes of the NULL convention logic floating point multiplier, obtained from Xilinx simulation and Cadence, are compared with its equivalent synchronous implementation. |
url |
http://dx.doi.org/10.1155/2015/749569 |
work_keys_str_mv |
AT anithajuliettealbert nullconventionfloatingpointmultiplier AT seshasayananramachandran nullconventionfloatingpointmultiplier |
_version_ |
1725103353436831744 |