Static Switching Dynamic Buffer Circuit

We proposed footless domino logic buffer circuit. It minimizes redundant switching at the dynamic and the output nodes. The proposed circuit avoids propagation of precharge pulse to the output node and allows the dynamic node which saves power consumption. Simulation is done using 0.18 µm CMOS tech...

Full description

Bibliographic Details
Main Authors: A. K. Pandey, R. A. Mishra, R. K. Nagaria
Format: Article
Language:English
Published: Hindawi Limited 2013-01-01
Series:Journal of Engineering
Online Access:http://dx.doi.org/10.1155/2013/646214
id doaj-6497003225174950bf6e660102a2e46b
record_format Article
spelling doaj-6497003225174950bf6e660102a2e46b2020-11-24T23:22:24ZengHindawi LimitedJournal of Engineering2314-49042314-49122013-01-01201310.1155/2013/646214646214Static Switching Dynamic Buffer CircuitA. K. Pandey0R. A. Mishra1R. K. Nagaria2Department of Electronics and Communication, MNNIT, Allahabad 211004, IndiaDepartment of Electronics and Communication, MNNIT, Allahabad 211004, IndiaDepartment of Electronics and Communication, MNNIT, Allahabad 211004, IndiaWe proposed footless domino logic buffer circuit. It minimizes redundant switching at the dynamic and the output nodes. The proposed circuit avoids propagation of precharge pulse to the output node and allows the dynamic node which saves power consumption. Simulation is done using 0.18 µm CMOS technology. We have calculated the power consumption, delay, and power delay product of the proposed circuit and compared the results with the existing circuits for different logic function, loading condition, clock frequency, temperature, and power supply. Our proposed circuit reduces power consumption and power delay product as compared to the existing circuits.http://dx.doi.org/10.1155/2013/646214
collection DOAJ
language English
format Article
sources DOAJ
author A. K. Pandey
R. A. Mishra
R. K. Nagaria
spellingShingle A. K. Pandey
R. A. Mishra
R. K. Nagaria
Static Switching Dynamic Buffer Circuit
Journal of Engineering
author_facet A. K. Pandey
R. A. Mishra
R. K. Nagaria
author_sort A. K. Pandey
title Static Switching Dynamic Buffer Circuit
title_short Static Switching Dynamic Buffer Circuit
title_full Static Switching Dynamic Buffer Circuit
title_fullStr Static Switching Dynamic Buffer Circuit
title_full_unstemmed Static Switching Dynamic Buffer Circuit
title_sort static switching dynamic buffer circuit
publisher Hindawi Limited
series Journal of Engineering
issn 2314-4904
2314-4912
publishDate 2013-01-01
description We proposed footless domino logic buffer circuit. It minimizes redundant switching at the dynamic and the output nodes. The proposed circuit avoids propagation of precharge pulse to the output node and allows the dynamic node which saves power consumption. Simulation is done using 0.18 µm CMOS technology. We have calculated the power consumption, delay, and power delay product of the proposed circuit and compared the results with the existing circuits for different logic function, loading condition, clock frequency, temperature, and power supply. Our proposed circuit reduces power consumption and power delay product as compared to the existing circuits.
url http://dx.doi.org/10.1155/2013/646214
work_keys_str_mv AT akpandey staticswitchingdynamicbuffercircuit
AT ramishra staticswitchingdynamicbuffercircuit
AT rknagaria staticswitchingdynamicbuffercircuit
_version_ 1725568062631968768