A Novel Least Significant Bit First Processing Parallel CRC Circuit

In HDLC serial communication protocol, CRC calculation can first process the most or least significant bit of data. Nowadays most CRC calculation is based on the most significant bit (MSB) first processing. An algorithm of the least significant bit (LSB) first processing parallel CRC is proposed in...

Full description

Bibliographic Details
Main Authors: Xiujie Qu, Zhongkai Cao, Zhanjie Yang
Format: Article
Language:English
Published: SAGE Publishing 2013-01-01
Series:Advances in Mechanical Engineering
Online Access:https://doi.org/10.1155/2013/859317
id doaj-6395beb732fc4c7c8c2ca3f3dd937d95
record_format Article
spelling doaj-6395beb732fc4c7c8c2ca3f3dd937d952020-11-25T03:01:07ZengSAGE PublishingAdvances in Mechanical Engineering1687-81322013-01-01510.1155/2013/85931710.1155_2013/859317A Novel Least Significant Bit First Processing Parallel CRC CircuitXiujie QuZhongkai CaoZhanjie YangIn HDLC serial communication protocol, CRC calculation can first process the most or least significant bit of data. Nowadays most CRC calculation is based on the most significant bit (MSB) first processing. An algorithm of the least significant bit (LSB) first processing parallel CRC is proposed in this paper. Based on the general expression of the least significant bit first processing serial CRC, using state equation method of linear system, we derive a recursive formula by the mathematical deduction. The recursive formula is applicable to any number of bits processed in parallel and any series of generator polynomial. According to the formula, we present the parallel circuit of CRC calculation and implement it with VHDL on FPGA. The results verify the accuracy and effectiveness of this method.https://doi.org/10.1155/2013/859317
collection DOAJ
language English
format Article
sources DOAJ
author Xiujie Qu
Zhongkai Cao
Zhanjie Yang
spellingShingle Xiujie Qu
Zhongkai Cao
Zhanjie Yang
A Novel Least Significant Bit First Processing Parallel CRC Circuit
Advances in Mechanical Engineering
author_facet Xiujie Qu
Zhongkai Cao
Zhanjie Yang
author_sort Xiujie Qu
title A Novel Least Significant Bit First Processing Parallel CRC Circuit
title_short A Novel Least Significant Bit First Processing Parallel CRC Circuit
title_full A Novel Least Significant Bit First Processing Parallel CRC Circuit
title_fullStr A Novel Least Significant Bit First Processing Parallel CRC Circuit
title_full_unstemmed A Novel Least Significant Bit First Processing Parallel CRC Circuit
title_sort novel least significant bit first processing parallel crc circuit
publisher SAGE Publishing
series Advances in Mechanical Engineering
issn 1687-8132
publishDate 2013-01-01
description In HDLC serial communication protocol, CRC calculation can first process the most or least significant bit of data. Nowadays most CRC calculation is based on the most significant bit (MSB) first processing. An algorithm of the least significant bit (LSB) first processing parallel CRC is proposed in this paper. Based on the general expression of the least significant bit first processing serial CRC, using state equation method of linear system, we derive a recursive formula by the mathematical deduction. The recursive formula is applicable to any number of bits processed in parallel and any series of generator polynomial. According to the formula, we present the parallel circuit of CRC calculation and implement it with VHDL on FPGA. The results verify the accuracy and effectiveness of this method.
url https://doi.org/10.1155/2013/859317
work_keys_str_mv AT xiujiequ anovelleastsignificantbitfirstprocessingparallelcrccircuit
AT zhongkaicao anovelleastsignificantbitfirstprocessingparallelcrccircuit
AT zhanjieyang anovelleastsignificantbitfirstprocessingparallelcrccircuit
AT xiujiequ novelleastsignificantbitfirstprocessingparallelcrccircuit
AT zhongkaicao novelleastsignificantbitfirstprocessingparallelcrccircuit
AT zhanjieyang novelleastsignificantbitfirstprocessingparallelcrccircuit
_version_ 1724694914150694912